# HT32F67741 Datasheet 32-Bit Arm® Cortex®-M0+ BT5.2 BLE Microcontroller, up to 64 KB Flash and 8 KB SRAM with 1 MSPS ADC, USART, UART, SPI, I<sup>2</sup>C, MCTM, GPTM, SCTM, BFTM, CRC, RTC, WDT Revision: V1.00 Date: September 29, 2021 ## **Table of Contents** | 1 | General Description | 6 | |---|-------------------------------------------------------------------|-----| | 2 | Features | . 7 | | | Core | . 7 | | | On-Chip Memory | . 7 | | | Bluetooth Low Energy Controller – BLEC | . 7 | | | Flash Memory Controller – FMC | . 8 | | | Reset Control Unit – RSTCU | . 8 | | | Clock Control Unit – CKCU | . 8 | | | Power Management Control Unit – PWRCU | . 9 | | | External Interrupt/Event Controller – EXTI | . 9 | | | Analog to Digital Converter – ADC | . 9 | | | I/O Ports – GPIO1 | 10 | | | Motor Control Timer – MCTM | 10 | | | General-Purpose Timer – GPTM | 10 | | | Single-Channel Timers – SCTM | 11 | | | Basic Function Timers – BFTM | 11 | | | Watchdog Timer – WDT | 11 | | | Real Time Clock – RTC1 | 12 | | | Inter-Integrated Circuit – I <sup>2</sup> C1 | 12 | | | Serial Peripheral Interface – SPI | | | | Universal Synchronous Asynchronous Receiver Transmitter – USART 1 | 13 | | | Universal Asynchronous Receiver Transmitter – UART 1 | 13 | | | Cyclic Redundancy Check – CRC | | | | Debug Support1 | 14 | | | Package and Operation Temperature | 14 | | 3 | Overview1 | 15 | | | Device Information | 15 | | | Block Diagram1 | 16 | | | Memory Map1 | 17 | | | Clock Structure | 20 | | 4 | Pin Assignment2 | 21 | | 5 | Electrical Characteristics2 | 25 | | | Absolute Maximum Ratings | 25 | | | Recommended DC Operating Conditions | 25 | | | BLE Characteristics | 25 | | | On-Chip LDO Voltage Regulator Characteristics | 26 | |---|-------------------------------------------------------------|----| | | Power Consumption | 27 | | | Reset and Supply Monitor Characteristics | 28 | | | External Clock Characteristics | 29 | | | Internal Clock Characteristics | 30 | | | System PLL Characteristics | 30 | | | Memory Characteristics | 31 | | | I/O Port Characteristics | 31 | | | ADC Characteristics | 32 | | | SCTM/GPTM//MCTM Characteristics | 34 | | | I <sup>2</sup> C Characteristics | 34 | | | SPI Characteristics | 35 | | 6 | Package Information | 37 | | 0 | | | | | SAW Type 46-pin (6.5mm×4.5mm×0.75mm) QFN Outline Dimensions | 38 | ## **List of Tables** | Table 1. Features and Peripheral List | 15 | |-------------------------------------------------------------|----| | Table 2. Register Map | 18 | | Table 3. Pin Assignment | 22 | | Table 4. Pin Description | 23 | | Table 5. Absolute Maximum Ratings | 25 | | Table 6. Recommended DC Operating Conditions | 25 | | Table 7. BLE Characteristics | 25 | | Table 8. LDO Characteristics | 26 | | Table 9. BLE Power Consumption Characteristics | 27 | | Table 10. Microcontroller Power Consumption Characteristics | 27 | | Table 11. V <sub>DD</sub> Power Reset Characteristics | 28 | | Table 12. LVD/BOD Characteristics | 28 | | Table 13. High Speed External Clock (HSE) Characteristics | 29 | | Table 14. Low Speed External Clock (LSE) Characteristics | 29 | | Table 15. High Speed Internal Clock (HSI) Characteristics | 30 | | Table 16. Low Speed Internal Clock (LSI) Characteristics | | | Table 17. System PLL Characteristics | 30 | | Table 18. Flash Memory Characteristics | 31 | | Table 19. I/O Port Characteristics | | | Table 20. ADC Characteristics | 32 | | Table 21. SCTM/GPTM/MCTM Characteristics | 34 | | Table 22. I <sup>2</sup> C Characteristics | 34 | | Table 23. SPI Characteristics | 35 | ## **List of Figures** | Figure 1. | Block Diagram | 16 | |-----------|----------------------------------------------------|----| | | Memory Map | | | | Clock Structure | | | Figure 4. | 46-pin QFN Pin Assignment | 21 | | Figure 5. | ADC Sampling Network Model | 33 | | Figure 6. | I <sup>2</sup> C Timing Diagram | 35 | | Figure 7. | SPI Timing Diagrams – SPI Master Mode | 36 | | Figure 8 | SPI Timing Diagrams – SPI Slave Mode with CPHA = 1 | 36 | ## **1** General Description The Holtek HT32F67741 device is a high performance, low power consumption 32-bit microcontroller based around an Arm® Cortex®-M0+ processor core. The Cortex®-M0+ is a next-generation processor core which is tightly coupled with Nested Vectored Interrupt Controller (NVIC), SysTick timer, and including advanced debug support. The device operates at a frequency of up to 40 MHz with a Flash accelerator to obtain maximum efficiency. It provides up to 64 KB of embedded Flash memory for code/data storage and up to 8 KB of embedded SRAM memory for system operation and application program usage. A variety of peripherals, such as Bluetooth Low Energy 5.2 controller, SPI, USART, UART, I<sup>2</sup>C, MCTM, GPTM, SCTM, BFTM, ADC, CRC-16/32, RTC, WDT and SW-DP (Serial Wire Debug Port), etc., are also implemented in the device. Several power saving modes provide the flexibility for maximum optimization between wake-up latency and power consumption, an especially important consideration in low power applications. The above features ensure that the device is suitable for use in a wide range of BLE products such as health care products, home appliances, smart device information beacons, data loggers, human interface device service, etc. Rev. 1.00 6 of 39 September 29, 2021 ## **2** Features #### Core - 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ processor core - Up to 40 MHz operating frequency - 0.93 DMIPS/MHz Dhrystone v2.1 - Single-cycle multiplication - Integrated Nested Vectored Interrupt Controller (NVIC) - 24-bit SysTick timer The Cortex®-M0+ processor is a very low gate count, highly energy efficient processor that is intended for microcontroller and deeply embedded applications that require an area optimized, low-power processor. The processor is based on the ARMv6-M architecture and supports Thumb® instruction sets, single-cycle I/O ports, hardware multiplier and low latency interrupt respond time. ## **On-Chip Memory** - Up to 64 KB on-chip Flash memory for instruction/data and options storage - Up to 8 KB on-chip SRAM - Supports multiple booting modes The Arm® Cortex®-M0+ processor accesses and debug accesses share the single external interface to external AHB peripherals. The processor accesses take priority over debug accesses. The maximum address range of the Cortex®-M0+ is 4 GB since it has a 32-bit bus address width. Additionally, a pre-defined memory map is provided by the Cortex®-M0+ processor to reduce the software complexity of repeated implementation by different device vendors. However, some regions are used by the Arm® Cortex®-M0+ system peripherals. Refer to the Arm® Cortex®-M0+ Technical Reference Manual for more information. Figure 2 in the Overview chapter shows the memory map of the device, including code, SRAM, peripheral and other pre-defined regions. ## **Bluetooth Low Energy Controller - BLEC** - 2.4 GHz RF transceiver compatible with Bluetooth Low Energy (BLE) 5.2 specification - 16 MHz external crystal reference clock - GFSK modulation, Frequency-Hopping Spread Spectrum (FHSS) - Support LE 1 Mbps, 2 Mbps - Receiver supports programmable gain control of over 70 dB - Excellent receiver sensitivity of -94 dBm @ 1 Mbps - Programmable transmitter output power up to +3.5 dBm - Software-based True Random Number Generator (TRNG) - Three operating modes: Normal, Deep-Sleep and Power-Down The Bluetooth Low Energy Controller, BLEC, is an ultra-low power 2.4 GHz RF transceiver compatible with the BLE 5.2 specification. With excellent receiver sensitivity and very low active RF current consumption, the device provides an excellent battery lifetime. The BLEC includes the RF transceiver, modem, protocol processing logic, link layer controller and link layer firmware library which support for Bluetooth 5.2 LE 1 Mbps and LE 2 Mbps connections. For power saving, the BLEC supports Deep-Sleep and Power-Down modes, which can be combined with the PWRCU (Power Management Control Unit) Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down operating modes to reduce power consumption for BLE applications. #### Flash Memory Controller - FMC - Flash accelerator for maximum efficiency - 32-bit word programming with In System Programming Interface (ISP) and In Application Programming (IAP) - Flash protection capability to prevent illegal access The Flash Memory Controller, FMC, provides all the necessary functions and pre-fetch buffer for the embedded on-chip Flash Memory. Since the access speed of the Flash Memory is slower than the CPU, a wide access interface with a pre-fetch buffer is provided for the Flash Memory in order to reduce the CPU waiting time which will cause CPU instruction execution delays. Flash Memory word program/page erase functions are also provided. #### Reset Control Unit - RSTCU - Supply supervisor: - Power On Reset / Power Down Reset POR/PDR - Brown Out Detector BOD - Programmable Low Voltage Detector LVD The Reset Control Unit, RSTCU, has three kinds of reset, a power on reset, a system reset and an APB unit reset. The power on reset, known as a cold reset, resets the full system during power up. A system reset resets the processor core and peripheral IP components with the exception of the SW-DP controller. The resets can be triggered by external signals, internal events and the reset generators. #### Clock Control Unit - CKCU - External 4 to 16 MHz crystal oscillator - External 32,768 Hz crystal oscillator - Internal 8 MHz RC oscillator trimmed to ±2 % accuracy at 3.3 V operating voltage and 25 °C operating temperature - Internal 32 kHz RC oscillator - Integrated system clock PLL - Independent clock divider and gating bits for peripheral clock sources The Clock Control Unit, CKCU, provides a range of oscillators and clock functions. These include a High Speed Internal RC oscillator (HSI), a High Speed External crystal oscillator (HSE), a Low Speed Internal RC oscillator (LSI), a Low Speed External crystal oscillator (LSE), a Phase Lock Loop (PLL), an HSE clock monitor, clock pre-scalers, clock multiplexers, APB clock divider and gating circuitry. The clocks of the AHB, APB and Cortex®-M0+ are derived from the system clock (CK\_SYS) which can source from the HSI, HSE, LSI, LSE or system PLL. The Watchdog Timer and Real Time Clock (RTC) use either the LSI or LSE as their clock source. #### Power Management Control Unit - PWRCU - Single $V_{DD}$ power supply: 2.0 V to 3.6 V - Integrated 1.5 V regulator for CPU core, peripherals and memories power supply - $\blacksquare$ V<sub>DD</sub> power supply for RTC - Two power domains: V<sub>DD</sub>, 1.5 V - Four power saving modes: Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down Power consumption can be regarded as one of the most important issues for many embedded system applications. Accordingly the Power Control Unit, PWRCU, in the device provides many types of power saving modes such as Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down modes. These operating modes reduce the power consumption and allow the application to achieve the best trade-off between the conflicting demands of CPU operating time, speed and power consumption. ### External Interrupt/Event Controller – EXTI - Up to 16 EXTI lines with configurable trigger sources and types - All GPIO pins can be selected as EXTI trigger source - Source trigger type includes high level, low level, negative edge, positive edge or both edges - Individual interrupt enable, wake-up enable and status bits for each EXTI line - Software interrupt trigger mode for each EXTI line - Integrated deglitch filter for short pulse blocking The External Interrupt/Event Controller, EXTI, comprises 16 edge detectors which can generate a wake-up event or interrupt requests independently. Each EXTI line can also be masked independently. ## Analog to Digital Converter – ADC - 12-bit SAR ADC engine - Up to 1 Msps conversion rate - Up to 6 external analog input channels A 12-bit multi-channel Analog to Digital Converter is integrated in the device. There are multiplexed channels, which include up to 6 external analog signal channels and 2 internal channels. If the input voltage is required to remain within a specific threshold window, an Analog Watchdog function will monitor and detect these signals. An interrupt will then be generated to inform the device that the input voltage is not within the preset threshold levels. There are three conversion modes to convert an analog signal to digital data. The A/D Conversion can be operated in one shot, continuous and discontinuous conversion modes. #### I/O Ports - GPIO - Up to 25 GPIOs - Port A, B, C are mapped as 16 external interrupts EXTI - Almost all I/O pins have a configurable output driving current There are up to 25 General Purpose I/O pins, GPIO, for the implementation of logic input/output functions. Each of the GPIO ports has a series of related control and configuration registers to maximize flexibility and to meet the requirements of a wide range of applications. The GPIO ports are pin-shared with other alternative functions to obtain maximum functional flexibility on the package pins. The GPIO pins can be used as alternative functional pins by configuring the corresponding registers regardless of the input or output pins. The external interrupts on the GPIO pins of the device have related control and configuration registers in the External Interrupt Control Unit, EXTI. #### **Motor Control Timer – MCTM** - 16-bit up/down auto-reload counter - 16-bit programmable prescaler allowing counter clock frequency division by any factor between 1 and 65536 - Input Capture function - Compare Match Output - PWM waveform generation with Edge-aligned and Center-aligned Counting Modes - Single Pulse Mode Output - Complementary Outputs with programmable dead-time insertion - Supports 3-phase motor control and hall sensor interface - Break input to force the timer's output signals into a reset or fixed condition The Motor Control Timer consists of one 16-bit up/down counter; four 16-bit Capture/Compare Registers (CCRs), one 16-bit Counter Reload Register (CRR), one 8-bit repetition counter and several control/status registers. It can be used for a variety of purposes including measuring the pulse widths of input signals or generating output waveforms such as compare match outputs, PWM outputs or complementary PWM outputs with dead-time insertion. The MCTM is capable of offering full functional support for motor control, hall sensor interfacing and brake input. ## **General-Purpose Timer – GPTM** - 16-bit up/down auto-reload counter - Up to 4 independent channels for each timer - 16-bit programmable prescaler allowing counter clock frequency division by any factor between 1 and 65536 - Input Capture function - Compare Match Output - PWM waveform generation with Edge-aligned and Center-aligned Counting Modes - Single Pulse Mode Output ■ Encoder interface controller with two inputs using quadrature decoder The General Purpose Timer consists of one 16-bit up/down-counter, four 16-bit Capture/Compare Registers (CCRs), one 16-bit Counter Reload Register (CRR) and several control/status registers. They can be used for a variety of purposes including general time measurement, input signal pulse width measurement, output waveform generation such as single pulse generation or PWM output generation. The GPTM supports an Encoder Interface using a decoder with two inputs. #### Single-Channel Timers - SCTM - 16-bit up auto-reload counter - One channel for each timer - 16-bit programmable prescaler that allows division of the counter clock frequency by any factor between 1 and 65536 - Input Capture function - Compare Match Output - PWM waveform generation with Edge-aligned The Single Channel Timer Module, SCTM, consists of one 16-bit up-counter, one 16-bit Capture/Compare Register (CCR), one 16-bit Counter Reload Register (CRR) and several control/status registers. It can be used for a variety of purposes including general timer, input signal pulse width measurement or output waveform generation such as PWM output. #### **Basic Function Timers - BFTM** - 32-bit compare match count-up counter no I/O control features - One shot mode counting stops after a match condition - Repetitive mode restarts counter after a match condition The Basic Function Timer is a simple count-up 32-bit counter designed to measure time intervals and generate a one shot or repetitive interrupts. The BFTM operates in two functional modes, repetitive or one shot mode. In the repetitive mode the BFTM restarts the counter when a compare match event occurs. The BFTM also supports a one shot mode which forces the counter to stop counting when a compare match event occurs. ## Watchdog Timer - WDT - 12-bit count-down counter with 3-bit prescaler - Reset event for the system - Programmable watchdog timer window function - Register write protection function The Watchdog Timer is a hardware timing circuit that can be used to detect system failures due to software malfunctions. It includes a 12-bit count-down counter, a prescaler, a WDT delta value register, a WDT operation control circuitry and a WDT protection mechanism. If the software does not reload the counter value before a Watchdog Timer underflow occurs, a reset will be generated when the counter underflows. In addition, a reset is also generated if the software reloads the counter when the counter value is greater than the WDT delta value. This means the counter must be reloaded within a limited timing window using a specific method. The Watchdog Timer counter can be stopped while the processor is in the debug mode. There is a register write protect function which can be enabled to prevent it from changing the Watchdog Timer configuration unexpectedly. #### Real Time Clock - RTC - 24-bit count-up counter with a programmable prescaler - Alarm function - Interrupt and Wake-up event The Real Time Clock, RTC, includes an APB interface, a 24-bit count-up counter, a control register, a prescaler, a compare register and a status register. Most of the RTC circuits are located in the $V_{DD}$ power domain except for the APB interface. The APB interface is located in the $V_{DD15}$ power domain. Therefore, it is necessary to be isolated from the ISO signal that comes from the power control unit when the $V_{DD15}$ power domain is powered off, that is when the device enters the Power-Down mode. The RTC counter is used as a wake-up timer to generate a system resume signal from the Power-Down mode. ## Inter-Integrated Circuit – I<sup>2</sup>C - Supports both master and slave modes with a frequency of up to 1 MHz - Provides an arbitration function and clock synchronization - Supports 7-bit and 10-bit addressing modes and general call addressing - Supports slave multi-addressing mode using address mask function The I<sup>2</sup>C is an internal circuit allowing communication with an external I<sup>2</sup>C interface which is an industry standard two-line serial interface used for connection to external hardware. These two serial lines are known as a serial data line, SDA, and a serial clock line, SCL. The I<sup>2</sup>C module provides three data transfer rates: (1) 100 kHz in the Standard mode, (2) 400 kHz in the Fast mode and (3) 1 MHz in the Fast plus mode. The SCL period generation register is used to setup different kinds of duty cycle implementations for the SCL pulse. The SDA line which is connected directly to the $I^2C$ bus is a bi-directional data line between the master and slave devices and is used for data transmission and reception. The $I^2C$ also has an arbitration detection and clock synchronization function to prevent situations where more than one master attempts to transmit data to the $I^2C$ bus at the same time. ## Serial Peripheral Interface - SPI - Supports both master and slave modes - $\blacksquare$ Frequency of up to (f\_PCLK/2) MHz for the master mode and (f\_PCLK/3) MHz for the slave mode - FIFO Depth: 8 levels - Multi-master and multi-slave operation The Serial Peripheral Interface, SPI, provides an SPI protocol data transmit and receive function in both master and slave modes. The SPI interface uses 4 pins, which are the serial data input and output lines MISO and MOSI, the clock line, SCK, and the slave select line, SEL. One SPI device acts as a master device which controls the data flow using the SEL and SCK signals to indicate the start of data communication and the data sampling rate. To receive a data byte, the streamed data bits are latched on a specific clock edge and stored in the data register or in the RX FIFO. Data transmission is carried out in a similar way but in a reverse sequence. The mode fault detection provides a capability for multi-master applications. ## Universal Synchronous Asynchronous Receiver Transmitter – USART - Supports both asynchronous and clocked synchronous serial communication modes - Asynchronous operating baud rate up to $(f_{PCLK}/16)$ MHz and synchronous operating rate up to $(f_{PCLK}/8)$ MHz - Full duplex communication - Fully programmable serial communication characteristics including: - Word length: 7, 8 or 9-bit character - Parity: Even, odd, or no-parity bit generation and detection - Stop bit: 1 or 2 stop bit generation - Bit order: LSB-first or MSB-first transfer - Error detection: Parity, overrun and frame error - Auto hardware flow control mode RTS, CTS - IrDA SIR encoder and decoder - RS485 mode with output enable control - FIFO Depth: 8-level for both receiver and transmitter The Universal Synchronous Asynchronous Receiver Transceiver, USART, provides a flexible full duplex data exchange using synchronous or asynchronous data transfer. The USART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The USART peripheral function supports four types of interrupt including Line Status Interrupt, Transmitter FIFO Empty Interrupt, Receiver Threshold Level Reaching Interrupt and Time Out Interrupt. The USART module includes a transmitter FIFO, TX FIFO, and receiver FIFO, RX FIFO. The software can detect a USART error status by reading the Line Status Register, LSR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events. ## **Universal Asynchronous Receiver Transmitter – UART** - Asynchronous serial communication operating baud-rate up to f<sub>PCLK</sub>/16 MHz - Full duplex communication - Fully programmable serial communication characteristics including: - Word length: 7, 8 or 9-bit character - Parity: Even, odd or no-parity bit generation and detection - Stop bit: 1 or 2 stop bit generation - Bit order: LSB-first or MSB-first transfer - Error detection: Parity, overrun and frame error The Universal Asynchronous Receiver Transceiver, UART, provides a flexible full duplex data exchange using asynchronous transfer. The UART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The UART peripheral function supports Line Status Interrupt. The software can detect a UART error status by reading the Line Status Register, LSR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events. ## Cyclic Redundancy Check - CRC - Supports CRC16 polynomial: 0x8005, $X^{16} + X^{15} + X^2 + 1$ - Supports CCITT CRC16 polynomial: 0x1021, $X^{16} + X^{12} + X^5 + 1$ - Supports IEEE-802.3 CRC32 polynomial: 0x04C11DB7, $X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$ - Supports 1's complement, byte reverse & bit reverse operation on data and checksum - Supports byte, half-word & word data size - Programmable CRC initial seed value - CRC computation executed in 1 AHB clock cycle for 8-bit data and 4 AHB clock cycles for 32-bit data The CRC calculation unit is an error detection technique test algorithm and is used to verify data transmission or storage data correctness. A CRC calculation takes a data stream or a block of data as its input and generates a 16-bit or 32-bit output remainder. Ordinarily, a data stream is suffixed by a CRC code and used as a checksum when being sent or stored. Therefore, the received or restored data stream is calculated by the same generator polynomial as described above. If the new CRC code result does not match the one calculated earlier, that means the data stream contains a data error. ## **Debug Support** - Serial Wire Debug Port SW-DP - 4 comparators for hardware breakpoints or code / literal patches - 2 comparators for hardware watch points ## **Package and Operation Temperature** - 46-pin QFN package - Operation temperature range: -40 °C to +85 °C ## 3 Overview ### **Device Information** **Table 1. Features and Peripheral List** | ı | Peripherals | HT32F67741 | | | | | |-------------------------|------------------|-----------------|--|--|--|--| | Main Flash (KB) | | 63 | | | | | | Option Bytes Flash (KB) | | 1 | | | | | | SRAM (KB) | | 8 | | | | | | | MCTM | 1 | | | | | | | GPTM | 1 | | | | | | Timers | SCTM | 4 | | | | | | Timers | BFTM | 2 | | | | | | | WDT | 1 | | | | | | | RTC | 1 | | | | | | | SPI | 2 | | | | | | Communication | USART | 1 | | | | | | Communication | UART | 2 | | | | | | | I <sup>2</sup> C | 2 | | | | | | CRC-16/32 | | 1 | | | | | | EXTI | | 16 | | | | | | 12-bit ADC | | 1 | | | | | | Number of channels | | 6 Channels | | | | | | GPIO | | Up to 25 | | | | | | CPU frequency | | Up to 40 MHz | | | | | | Operating voltage | | 2.0 V ~ 3.6 V | | | | | | Operating temperature | | -40 °C ~ +85 °C | | | | | | Package | | 46-pin QFN | | | | | ## **Block Diagram** Figure 1. Block Diagram ## **Memory Map** Figure 2. Memory Map Table 2. Register Map | Table 2: Trogletor ind | | | | | | | | |------------------------|-------------|-----------------------------------------|-----|--|--|--|--| | Start Address | End Address | Peripheral | Bus | | | | | | 0x4000_0000 | 0x4000_0FFF | USART | | | | | | | 0x4000_1000 | 0x4000_1FFF | UART0 | | | | | | | 0x4000_2000 | 0x4000_3FFF | Reserved | | | | | | | 0x4000_4000 | 0x4000_4FFF | 0x4000_4FFF SPI0 0x4000_FFFF Reserved | | | | | | | 0x4000_5000 | 0x4000_FFFF | | | | | | | | 0x4001_0000 | 0x4001_0FFF | ADC | | | | | | | 0x4001_1000 | 0x4002_1FFF | Reserved | | | | | | | 0x4002_2000 | 0x4002_2FFF | AFIO | | | | | | | 0x4002_3000 | 0x4002_3FFF | Reserved | | | | | | | 0x4002_4000 | 0x4002_4FFF | EXTI | | | | | | | 0x4002_5000 | 0x4002_BFFF | Reserved | | | | | | | 0x4002_C000 | 0x4002_CFFF | MCTM | | | | | | | 0x4002_D000 | 0x4003_3FFF | Reserved | | | | | | | 0x4003_4000 | 0x4003_4FFF | SCTM0 | | | | | | | 0x4003_5000 | 0x4003_5FFF | SCTM2 | | | | | | | 0x4003_6000 | 0x4004_0FFF | Reserved | | | | | | | 0x4004_1000 | 0x4004_1FFF | UART1 | APB | | | | | | 0x4004_2000 | 0x4004_3FFF | Reserved | AFD | | | | | | 0x4004_4000 | 0x4004_4FFF | SPI1 | | | | | | | 0x4004_5000 | 0x4004_7FFF | Reserved | | | | | | | 0x4004_8000 | 0x4004_8FFF | I <sup>2</sup> C0 | | | | | | | 0x4004_9000 | 0x4004_9FFF | I <sup>2</sup> C1 | | | | | | | 0x4004_A000 | 0x4006_7FFF | Reserved | | | | | | | 0x4006_8000 | 0x4006_8FFF | WDT | | | | | | | 0x4006_9000 | 0x4006_9FFF | Reserved | | | | | | | 0x4006_A000 | 0x4006_AFFF | RTC & PWRCU | | | | | | | 0x4006_B000 | 0x4006_DFFF | Reserved | | | | | | | 0x4006_E000 | 0x4006_EFFF | GPTM | | | | | | | 0x4006_F000 | 0x4007_3FFF | Reserved | | | | | | | 0x4007_4000 | 0x4007_4FFF | SCTM1 | | | | | | | 0x4007_5000 | 0x4007_5FFF | SCTM3 | | | | | | | 0x4007_6000 | 0x4007_6FFF | BFTM0 | | | | | | | 0x4007_7000 | 0x4007_7FFF | BFTM1 | | | | | | | 0x4007_8000 | 0x4007_FFFF | Reserved | | | | | | | Start Address | End Address | Peripheral | Bus | |---------------|-------------|--------------|-----| | 0x4008_0000 | 0x4008_1FFF | FMC | | | 0x4008_2000 | 0x4008_7FFF | Reserved | | | 0x4008_8000 | 0x4008_9FFF | CKCU & RSTCU | | | 0x4008_A000 | 0x4008_BFFF | CRC | | | 0x4008_C000 | 0x400A_FFFF | Reserved | AHB | | 0x400B_0000 | 0x400B_1FFF | GPIOA | | | 0x400B_2000 | 0x400B_3FFF | GPIOB | | | 0x400B_4000 | 0x400B_5FFF | GPIOC | | | 0x400B_6000 | 0x400F_FFFF | Reserved | | #### **Clock Structure** Figure 3. Clock Structure ## 4 Pin Assignment | HT32F67741<br>46 QFN-A | | | | | | | | | | | | | | | | | | | | | |------------------------|-----------|---|------------|------|-----------|-----------|-----------|------------------------------|------------|-----------|------|--------|------|----------|--------|--------|----------|------------|-----|-----------| | | | | | CLDO | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | VDDA | VSS_B2 | Z | VCC | VDD15 | TEST_1 | TEST_0 | | | | | AF1 | AF0 | | | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | | | AF0 | | | (Default) | | 0 | | 33V_<br>A | 33V_<br>A | 33V_<br>A | 33V_<br>A | 33V_<br>A | 33V_<br>A | AP | VRF | VRF | P33 | VRF | 33V | 33V | | | (Default) | | | VDD | 1 | P33 | | | | | | _ | | | | 1 | | | | | 33V | 32 | TEST_A | | | VSS | 2 | P33 | | | P33 3 | 3.3 V D | igital P | ower P | ad | | RF | RF P | ad | | | | VRF | 31 | XI_32K | | | nRST | 3 | 33V_<br>PU | | | AP 3 | 3.3 V A | nalog F | Power F | Pad | | VRF | 1.5V | RF Po | wer Pa | d | | 33V_<br>PU | 30 | nRST_B | | | PB9 | 4 | 33V | | 1 | P15 | 1.5 V P | ower Pad | | | | | | | VRF | 29 | XI_16M | | | | | PB10 | X32KIN | 5 | 33V_<br>A | | 3 | 3V_ , | (DD D: | | | | | | | | VRF | 28 | XO_16M | | | | | PB11 | X32KOUT | 6 | 33V_<br>A | | L | Α \ | ים סטע | gital & Analog IO Pad | | | | | | | VRF | 27 | VDD_XTAL | | | | | PB12 | RTCOUT | 7 | 33V_<br>A | | | 33V \ | VDD Di | igital I/O Pad | | | | | | | VRF | 26 | VSS_B | | | | | PB13 | XTALIN | 8 | 33V_<br>A | | 3 | 3V_<br>PU | 3.3V F | .3V Pad with default Pull-up | | | | | | | VRF | 25 | VSS_B | | | | | PB14 | XTALOUT | 9 | 33V_<br>A | | | | | | | | | | | EP:VSS_B | | | | | 24 | RFIO | | | | | | 33V | 33V | 33V | 33V | 33V_<br>PU | 33V_<br>PU | 33V VRF | | | | | | | | | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | | | | | | | | PB15 | PC0 | PA8 | PA9 | SWCLK | SWDIO | PA14 | PA15 | PB0 | PB1 | PB2 | PB3 | PB4 | VDD_RF | (Delault) | AF0 | | | | | | | | | | | PA12 | PA13 | | | | | | | | | | AF1 | | Figure 4. 46-pin QFN Pin Assignment **Table 3. Pin Assignment** | Dackage | | Alternate Function Mapping | | | | | | | | | | | | | | | |-----------|-------------------|----------------------------|-------------|-----|---------------|-----------|----------------|------------------|-----|-----|------|------|------|-------|------|-----------------| | Package | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 46<br>QFN | System<br>Default | GPIO | ADC | N/A | GPTM<br>/MCTM | SPI | USART<br>/UART | I <sup>2</sup> C | N/A | N/A | N/A | N/A | N/A | SCTM | N/A | System<br>Other | | 1 | VDD | | | | | | | | | | | | | | | | | 2 | VSS | | | | | | | | | | | | | | | | | 3 | nRST | | | | | | | | | | | | | | | | | 4 | PB9 | | | | MT_CH3 | | | | | | | | | | | | | 5 | X32KIN | PB10 | | | GT_CH0 | SPI1_SEL | USR_TX | | | | | | | SCTM2 | | | | 6 | X32KOUT | PB11 | | | GT_CH1 | SPI1_SCK | USR_RX | | | | | | | SCTM3 | | | | 7 | RTCOUT | PB12 | | | | SPI0_MISO | UR0_RX | | | | | | | SCTM0 | | WAKEUP | | 8 | XTALIN | PB13 | | | | | UR0_TX | I2C0_SCL | | | | | | | | | | 9 | XTALOUT | PB14 | | | | | UR0_RX | I2C0_SDA | | | | | | | | | | 10 | PB15 | | | | MT_CH0 | SPI0_SEL | | I2C1_SCL | | | | | | | | | | 11 | PC0 | | | | MT_<br>CH0N | SPI0_SCK | | I2C1_SDA | | | | | | SCTM3 | | | | 12 | PA8 | | | | | | USR_TX | | | | | | | SCTM2 | | | | 13 | PA9 | | | | | SPI0_MOSI | | | | | | | | SCTM3 | | CKOUT | | 14 | SWCLK | PA12 | | | | | | | | | | | | | | | | 15 | SWDIO | PA13 | | | | | | | | | | | | | | | | 16 | PA14 | | | | MT_CH0 | SPI1_SEL | USR_RTS | I2C1_SCL | | | | | | | | | | 17 | PA15 | | | | MT_<br>CH0N | SPI1_SCK | USR_CTS | I2C1_SDA | | | | | | SCTM1 | | | | 18 | PB0 | | | | MT_CH1 | SPI1_MOSI | USR_TX | I2C0_SCL | | | | | | | | | | 19 | PB1 | | | | MT_<br>CH1N | SPI1_MISO | USR_RX | I2C0_SDA | | | | | | SCTM2 | | | | 20 | PB2 | | | | MT_CH2 | SPI0_SEL | UR1_TX | | | | | | | | | | | 21 | PB3 | | | | MT_<br>CH2N | SPI0_SCK | UR1_RX | | | | | | | SCTM1 | | | | 22 | PB4 | | | | MT_BRK | SPI0_MOSI | UR1_TX | | | | | | | | | | | 23 | VDD_RF | | | | | | | | | | | | | | | | | 24 | RFIO | | | | | | | | | | | | | | | | | 25 | VSS_B | | | | | | | | | | | | | | | | | 26 | VSS_B | | | | | | | | | | | | | | | | | 27 | VDD_<br>XTAL | | | | | | | | | | | | | | | | | 28 | XO_16M | | | | | | | | | | | | | | | | | 29 | XI_16M | | | | | | | | | | | | | | | | | 30 | nRST_B | | | | | | | | | | | | | | | | | 31 | XI_32K | | | | | | | | | | | | | | | | | 32 | TEST_A | | | | | | | | | | | | | | | | | 33 | TEST_0 | | | | | | | | | | | | | | | | | 34 | TEST_1 | | | | | | | | | | | | | | | | | 35 | VDD15 | | | | | | | | | | | | | | | | | 36 | VCC | | | | | | | | | | | | | | | | | 37 | LX | | | | | | | | | | | | | | | | | 38 | VSS_B2 | | | | | | | | | | | | | | | | | 39 | VDDA | | | | | | | | | | | | | | | | | 40 | PA0 | | ADC_<br>IN2 | | GT_CH0 | SPI1_SCK | USR_RTS | I2C1_SCL | | | | | | | | | | 41 | PA1 | | ADC_<br>IN3 | | GT_CH1 | SPI1_MOSI | USR_CTS | I2C1_SDA | | | | | | | | | | 42 | PA2 | | ADC_<br>IN4 | | GT_CH2 | SPI1_MISO | USR_TX | | | | | | | | | | | 43 | PA3 | | ADC_<br>IN5 | | GT_CH3 | SPI1_SEL | USR_RX | | | | | | | | | | | Package | Alternate Function Mapping | | | | | | | | | | | | | | | | |-----------|----------------------------|------|-------------|-----|---------------|-----------|----------------|------------------|-----|-----|------|------|------|------|------|-----------------| | Раскаде | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | | 46<br>QFN | System<br>Default | GPIO | ADC | N/A | GPTM<br>/MCTM | SPI | USART<br>/UART | I <sup>2</sup> C | N/A | N/A | N/A | N/A | N/A | SCTM | N/A | System<br>Other | | 44 | PA4 | | ADC_<br>IN6 | | GT_CH0 | SPI0_SCK | UR1_TX | 12C0_SCL | | | | | | | | | | 45 | PA5 | | ADC_<br>IN7 | | GT_CH1 | SPI0_MOSI | UR1_RX | I2C0_SDA | | | | | | | | | | 46 | CLDO | | | | | | | | | | | | | | | | #### **Table 4. Pin Description** | Pin<br>Number | Pin | Type <sup>(1)</sup> | I/O | Output | Description | |---------------|--------------|---------------------|--------------------------|--------------|--------------------------------------------------------------------| | 46QFN | Name | Type | Structure <sup>(2)</sup> | Driving | Default Function (AF0) | | 1 | VDD | Р | _ | | Voltage for digital I/O | | 2 | VSS | Р | _ | _ | Ground reference for digital I/O | | 3 | nRST | I | 33V_PU | _ | External reset pin and external wake-up pin in the Power-Down mode | | 4 | PB9 | I/O | 33V | 4/8/12/16 mA | PB9 | | 5 | PB10 | AI/O | 33V | 4/8/12/16 mA | X32KIN | | 6 | PB11 | AI/O | 33V | 4/8/12/16 mA | X32KOUT | | 7 | PB12 | I/O | 33V | 4/8/12/16 mA | RTCOUT | | 8 | PB13 | AI/O | 33V | 4/8/12/16 mA | XTALIN | | 9 | PB14 | AI/O | 33V | 4/8/12/16 mA | XTALOUT | | 10 | PB15 | I/O | 33V | 4/8/12/16 mA | PB15 | | 11 | PC0 | I/O | 33V | 4/8/12/16 mA | PC0 | | 12 | PA8 | I/O | 33V | 4/8/12/16 mA | PA8 | | 13 | PA9 | I/O | 33V_PU | 4/8/12/16 mA | PA9_BOOT | | 14 | PA12 | I/O | 33V_PU | 4/8/12/16 mA | SWCLK | | 15 | PA13 | I/O | 33V_PU | 4/8/12/16 mA | SWDIO | | 16 | PA14 | I/O | 33V | 4/8/12/16 mA | PA14 | | 17 | PA15 | I/O | 33V | 4/8/12/16 mA | PA15 | | 18 | PB0 | I/O | 33V | 4/8/12/16 mA | PB0 | | 19 | PB1 | I/O | 33V | 4/8/12/16 mA | PB1 | | 20 | PB2 | I/O | 33V | 4/8/12/16 mA | PB2 | | 21 | PB3 | I/O | 33V | 4/8/12/16 mA | PB3 | | 22 | PB4 | I/O | 33V | 4/8/12/16 mA | PB4 | | 23 | VDD_RF | Р | 15V | _ | RF power | | 24 | RFIO | AI/O | 15V | _ | RF I/O | | 25 | VSS_B | Р | _ | _ | RF power ground | | 26 | VSS_B | Р | _ | _ | RF power ground | | 27 | VDD_<br>XTAL | Р | 15V | _ | BLE 16 MHz Crystal oscillator power | | 28 | XO_16M | AO | 15V | _ | BLE 16 MHz Crystal oscillator output | | 29 | XI_16M | Al | 15V | _ | BLE 16 MHz Crystal oscillator input | | Din | | | | | | |---------------|-------------|---------------------|---------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------| | Pin<br>Number | Pin<br>Name | Type <sup>(1)</sup> | I/O<br>Structure <sup>(2)</sup> | Output<br>Driving | Description | | 46QFN | Name | | Structure | Driving | Default Function (AF0) | | 30 | nRST_B | I | 33V_PU | _ | BLE hardware reset | | 31 | XI_32K | Al | _ | _ | BLE 32.768 kHz Crystal oscillator | | 32 | TEST_A | 0 | _ | _ | Test pin | | 33 | TEST_0 | I | _ | _ | Test pin | | 34 | TEST_1 | I | | _ | Test pin | | 35 | VDD15 | Р | _ | _ | BLE internal power | | 36 | VCC | Р | | | BLE digital power | | 37 | LX | AO | 15V | | RF DC-DC switching output | | 38 | VSS_B2 | Р | | | BLE ground reference for digital I/O | | 39 | VDDA | Р | _ | _ | Analog voltage for ADC and Comparator | | 40 | PA0 | AI/O | 33V | 4/8/12/16 mA | PA0 | | 41 | PA1 | AI/O | 33V | 4/8/12/16 mA | PA1 | | 42 | PA2 | AI/O | 33V | 4/8/12/16 mA | PA2 | | 43 | PA3 | AI/O | 33V | 4/8/12/16 mA | PA3 | | 44 | PA4 | AI/O | 33V | 4/8/12/16 mA | PA4 | | 45 | PA5 | AI/O | 33V | 4/8/12/16 mA | PA5 | | 46 | CLDO | Р | _ | _ | Core power LDO 1.5 V output. It is recommended to connect a 1 µF capacitor as close as possible between this pin and VSS. | Note: 1. I = Input, O = Output, A = Analog Port, P = Power Supply - 2. 33V = 3.3 V tolerant, PU = Pull-up, 15V = 1.5 V - 3. The EP means the exposed pad on the packages. It must be connected to ground. ## **5** Electrical Characteristics ## **Absolute Maximum Ratings** The following table shows the absolute maximum ratings of the device. These are stress ratings only. Stresses beyond absolute maximum ratings may cause permanent damage to the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability. **Table 5. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | |------------------|---------------------------------------------------|-------------------------|-------------------------|------| | $V_{DD}$ | External Main Supply Voltage | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 3.6 | V | | Vcc | External RF Supply Voltage | V <sub>SS</sub> - 0.3 | V <sub>SS</sub> + 3.6 | V | | $V_{DDA}$ | External Analog Supply Voltage | V <sub>SS_B</sub> - 0.3 | V <sub>SS_B</sub> + 3.6 | V | | V <sub>IN</sub> | Input Voltage on I/O | V <sub>SS</sub> - 0.3 | $V_{DD} + 0.3$ | V | | T <sub>A</sub> | Ambient Operating Temperature Range | -40 | +85 | °C | | T <sub>STG</sub> | Storage Temperature Range | -55 | +150 | °C | | TJ | Maximum Junction Temperature | _ | +125 | °C | | P <sub>D</sub> | Total Power Dissipation | _ | 500 | mW | | V <sub>ESD</sub> | Electrostatic Discharge Voltage – Human Body Mode | -4000 | +4000 | V | ## **Recommended DC Operating Conditions** Table 6. Recommended DC Operating Conditions $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------|--------------------------|------------|------|------|------|------| | $V_{DD}$ | I/O Operating Voltage | _ | 2 | 3.0 | 3.6 | V | | V <sub>CC</sub> | RF Operating Voltage | _ | 2 | 3.0 | 3.6 | V | | LX | RF DC-DC Output Voltage | _ | _ | 1.5 | _ | V | | $V_{DDA}$ | Analog Operating Voltage | _ | 2.5 | 3.0 | 3.6 | V | #### **BLE Characteristics** **Table 7. BLE Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|--------------------------------|------|------|------|------| | Crystal Oscilla | tor 16 MHz | | | | | | | Frequency | | 16 | _ | MHz | | | Frequency Accuracy Requirement | -30 | | 30 | ppm | | ESR | Equivalent Series Resistance | _ | | 80 | Ω | | C0 | Crystal Shunt Capacitance | _ | | 3 | pF | | CL | Crystal Load Capacitance | | 7 | _ | рF | | Symbol | | Parameter | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------------|-----------------------------------------------------|----------|--------|-------|-------| | Crystal Oscillat | tor 32 768 kHz | 1 didilictor | IVIIII. | Typ. | WIGA. | Oilit | | Orystal Oscillat | Frequency | | | 32.768 | | kHz | | | | Frequency Accuracy Requirement | | | 20 | ppm | | ESR | Equivalent Series | , , | -20<br>— | _ | 70k | Ω | | C0 | Crystal Shunt Car | | | _ | 2 | pF | | CL | Crystal Load Cap | | | 12.5 | | pF | | RX Characteris | | | | 12.0 | | Ρ. | | | Sensitivity @ 1 M | bps | _ | -94 | _ | dBm | | PSENS | Sensitivity @ 2 Mbps | | _ | -91 | _ | dBm | | CIO | , 0 | Co-channel Interference | _ | 7 | _ | dB | | CI1 | | Interference at f <sub>OFFS</sub> = ±1 MHz | -9 | _ | -6 | dB | | CI2 | | Interference at f <sub>OFFS</sub> = ±2 MHz | _ | -44 | _ | dB | | CI3 | In-band Blocking | Interference at f <sub>OFFS</sub> = ±3 MHz | _ | -50 | _ | dB | | CI4 | | Interference at f <sub>IMAGE</sub> | _ | -25 | _ | dB | | CI5 | | Interference at f <sub>IMAGE</sub> +/- 1 MHz | _ | -35 | _ | dB | | Intermodulation | P <sub>in</sub> = -64 dBm; P <sub>ur</sub><br>f2 - f1 = 3 MHz or | want = -50 dBm; f0 = 2 × f1 - f2,<br>4 MHz or 5 MHz | -25 | _ | -22 | dBm | | TX Characteris | tics | | | | | | | P <sub>TX</sub> | Output Power | | _ | 3.5 | _ | dBm | | P <sub>BW</sub> | Modulation 20 dB | Bandwidth | _ | _ | 1 | MHz | | P <sub>RF1</sub> | Out of Band Emission 2 MHz | | _ | -20 | _ | dB | | P <sub>RF2</sub> | Out of Band Emission 3 MHz | | _ | -58 | _ | dB | | Dev | Transmit FM Devi | ation | 115 | 250 | 300 | kHz | | Drift | Transmit Drift in A | ny Position | _ | _ | 400 | Hz/µs | ## **On-Chip LDO Voltage Regulator Characteristics** #### **Table 8. LDO Characteristics** $T_A = 25$ °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------| | $V_{\text{LDO}}$ | Internal Regulator<br>Output Voltage | $V_{DD} \ge 2.0 \text{ V}$ regulator input<br>@ $I_{LDO} = 35 \text{ mA}$ and voltage variant<br>= $\pm 5 \%$ , after trimming. | 1.425 | 1.5 | 1.57 | V | | I <sub>LDO</sub> | Output Current | $V_{DD}$ = 2.0 V regulator input @ $V_{LDO}$ = 1.5 V | _ | 30 | 35 | mA | | C <sub>LDO</sub> | External Filter Capacitor<br>Value for Internal Core<br>Power Supply | The capacitor value is dependent on the core power current consumption | _ | 1 | _ | μF | ## **Power Consumption** **Table 9. BLE Power Consumption Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------------------|-----------------------|------|------|------|------| | I <sub>RX</sub> | Supply Current (RX Mode) | V <sub>CC</sub> = 3 V | _ | 8 | _ | mA | | I <sub>TX</sub> | Supply Current (TX Mode with 0 dBm Output Power) | V <sub>CC</sub> = 3 V | _ | 5.83 | _ | mA | | I <sub>SLEEP</sub> | Supply Current<br>(BLE Deep-Sleep Mode) | V <sub>CC</sub> = 3 V | _ | 1.6 | _ | μA | | I <sub>ACT</sub> | Supply Current (BLE Normal Mode where BLE is Active) | V <sub>CC</sub> = 3 V | _ | 1.38 | _ | mA | | I <sub>PDN</sub> | Supply Current<br>(BLE Power-Down Mode) | V <sub>CC</sub> = 3 V | _ | 1 | _ | μA | **Table 10. Microcontroller Power Consumption Characteristics** $T_A$ = 25 °C, unless otherwise specified. | 0 | Davamatav | O and distance | Тур | Max @ T <sub>A</sub> | | 11 | | |----------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------|------|--| | Symbol | Parameter | Conditions | | 25 °C | 85 °C | Unit | | | | | $V_{DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{CPU}$ = 40 MHz, $f_{BUS}$ = 40 MHz, all peripherals enabled | 10.8 | 12.4 | | m A | | | | Supply Current | $V_{\rm DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{\rm CPU}$ = 40 MHz, $f_{\rm BUS}$ = 40 MHz, all peripherals disabled | 6.0 | 6.9 | _ | mA | | | | (Run Mode) | $V_{DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{CPU}$ = 32 kHz, $f_{BUS}$ =32 kHz, all peripherals enabled | 45 | 60 | _ | | | | | | $V_{DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{CPU}$ = 32 kHz, $f_{BUS}$ =32 kHz, all peripherals disabled | 40 | 53 | | μA | | | $I_{DD}$ | Supply Current<br>(Sleep Mode) | $V_{DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{CPU}$ = 0 MHz, $f_{BUS}$ = 40 MHz, all peripherals enabled | 6.5 | 7.5 | _ | mA | | | | | $V_{DD}$ = 3.0 V, HSI = 8 MHz, PLL = 40 MHz, $f_{CPU}$ = 0 MHz, $f_{BUS}$ = 40 MHz, all peripherals disabled | 1.5 | 1.7 | _ | IIIA | | | | Supply Current<br>(Deep-Sleep1<br>Mode) | V <sub>DD</sub> = 3.0 V, HSE/HSI/PLL/LSE clocks off,<br>LDO in low power mode, LSI on, RTC on | 32.4 | 49.6 | _ | | | | | Supply Current<br>(Deep-Sleep2<br>Mode) | V <sub>DD</sub> = 3.0 V, HSE/HSI/PLL/LSE clocks off,<br>LDO off, LSI on, RTC on | 3.2 | 4.9 | _ | μA | | | | Supply Current | $V_{\text{DD}}$ = 3.3 V, LDO off, DMOS off, LSE off, LSI on, RTC on | 1.40 | 2.2 | _ | | | | | (Power-Down<br>Mode) | $V_{\text{DD}}$ = 3.3 V, LDO off, DMOS off, LSE off, LSI on, RTC off | 1.35 | 2.1 | _ | | | Note: 1. HSE means high speed external oscillator. HSI means 8 MHz high speed internal oscillator. - LSE means 32.768 kHz low speed external oscillator. LSI means 32 kHz low speed internal oscillator. - 3. RTC means real time clock. - 4. Code = while (1) {208 NOP} executed in Flash. - 5. $f_{\text{BUS}}$ means $f_{\text{HCLK}}$ and $f_{\text{PCLK}}$ . ## **Reset and Supply Monitor Characteristics** Table 11. V<sub>DD</sub> Power Reset Characteristics $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------------------------------------------------|----------------------------------|------|------|------|------| | V <sub>POR</sub> | Power On Reset Threshold (Rising Voltage on V <sub>DD</sub> ) | T <sub>A</sub> = -40 °C ~ +85 °C | 1.66 | 1.79 | 1.90 | V | | $V_{PDR}$ | Power Down Reset Threshold (Falling Voltage on V <sub>DD</sub> ) | T <sub>A</sub> = -40 °C ~ +85 °C | 1.49 | 1.64 | 1.78 | V | | $V_{\text{PORHYST}}$ | POR Hysteresis | _ | _ | 150 | _ | mV | | $t_{POR}$ | Reset Delay Time | $V_{DD} = 3.3 \text{ V}$ | _ | 0.1 | 0.2 | ms | Note: 1. Data based on characterization results only, not tested in production. - 2. Guaranteed by design, not tested in production. - 3. If the LDO is turned on, the $V_{DD}$ POR has to be in the de-assertion condition. When the $V_{DD}$ POR is in the assertion state then the LDO will be turned off. **Table 12. LVD/BOD Characteristics** $T_A = 25$ °C, unless otherwise specified. | Symbol | Parameter | Condition | ons | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------|------|------|------|------| | $V_{BOD}$ | Voltage of Brown Out<br>Detection | $T_A = -40 ^{\circ}\text{C} \sim +85 ^{\circ}\text{C}$<br>After factory-trimmed<br>(V <sub>DD</sub> Falling edge) | | 2.02 | 2.1 | 2.18 | V | | | Voltage of Low Voltage<br>Detection | T <sub>A</sub> = -40°C ~ +85°C<br>(V <sub>DD</sub> Falling edge) | LVDS = 000 | 2.17 | 2.25 | 2.33 | V | | | | | LVDS = 001 | 2.32 | 2.4 | 2.48 | V | | | | | LVDS = 010 | 2.47 | 2.55 | 2.63 | V | | $V_{\text{\tiny LVD}}$ | | | LVDS = 011 | 2.62 | 2.7 | 2.78 | V | | | | | LVDS = 100 | 2.77 | 2.85 | 2.93 | V | | | | | LVDS = 101 | 2.92 | 3.0 | 3.08 | V | | | | | LVDS = 110 | 3.07 | 3.15 | 3.23 | V | | | | | LVDS = 111 | 3.22 | 3.3 | 3.38 | V | | $V_{\text{LVDHYST}}$ | LVD Hysteresis | V <sub>DD</sub> = 3.3 V | _ | _ | 100 | _ | mV | | $t_{\sf suLVD}$ | LVD Setup Time | V <sub>DD</sub> = 3.3 V | _ | _ | _ | 5 | μs | | t <sub>atLVD</sub> | LVD Active Delay Time | V <sub>DD</sub> = 3.3 V | _ | _ | _ | _ | ms | | $I_{DDLVD}$ | Operation Current (3) | V <sub>DD</sub> = 3.3 V | _ | _ | 5 | 15 | μA | Note: 1. Data based on characterization results only, not tested in production. - 2. Guaranteed by design, not tested in production. - 3. Bandgap current is not included. - 4. The LVDS field is in the PWRCU LVDCSR register. ### **External Clock Characteristics** Table 13. High Speed External Clock (HSE) Characteristics $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------------------------|----------------------------------------------------------------------|------|------|------|------| | $V_{DD}$ | Operation Voltage Range | _ | 2.0 | _ | 3.6 | V | | f <sub>CK_HSE</sub> | HSE Oscillator Frequency | _ | 4 | _ | 16 | MHz | | C <sub>L</sub> | Load Capacitance | $V_{DD} = 3.3 \text{ V},$<br>$R_{ESR} = 100 \Omega @ 16 \text{ MHz}$ | _ | _ | 22 | pF | | R <sub>FHSE</sub> | Internal Feedback<br>Resistor between XTALIN<br>and XTALOUT Pins | _ | _ | 1 | _ | ΜΩ | | $R_{ESR}$ | Equivalent Series<br>Resistance | $V_{DD}$ = 3.3 V, $C_L$ = 12 pF @ 16 MHz, HSEDR = 0 | | _ | 160 | Ω | | NESR | | $V_{DD}$ = 2.4 V, $C_L$ = 12 pF @ 16 MHz, HSEDR = 1 | _ | | | | | D <sub>HSE</sub> | HSE Oscillator Duty Cycle | _ | 40 | _ | 60 | % | | I <sub>DDHSE</sub> | HSE Oscillator Current Consumption | V <sub>DD</sub> = 3.3 V @ 16 MHz | _ | TBD | _ | mA | | I <sub>PWDHSE</sub> | HSE Oscillator Power Down Current | V <sub>DD</sub> = 3.3 V | _ | _ | 0.01 | μΑ | | t <sub>suhse</sub> | HSE Oscillator Startup<br>Time | V <sub>DD</sub> = 3.3 V | _ | _ | 4 | ms | Table 14. Low Speed External Clock (LSE) Characteristics $T_A$ = 25 °C, unless otherwise specified. | | TA 25 G, arried date med opening | | | | | | | | |---------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | $V_{DD}$ | Operation Voltage Range | _ | 2.0 | _ | 3.6 | V | | | | f <sub>CK_LSE</sub> | LSE Oscillator Frequency | $V_{DD} = 2.0 \text{ V} \sim 3.6 \text{ V}$ | _ | 32.768 | _ | kHz | | | | $R_F$ | Internal Feedback Resistor | _ | _ | 10 | _ | МΩ | | | | R <sub>ESR</sub> | Equivalent Series Resistance | V <sub>DD</sub> = 3.3 V | 30 | _ | TBD | kΩ | | | | CL | Recommended Load<br>Capacitance | V <sub>DD</sub> = 3.3 V | 6 | _ | TBD | рF | | | | I <sub>DDLSE</sub> | Oscillator Supply Current (High Current Mode) | $\begin{split} f_{\text{CK\_LSE}} &= 32.768 \text{ kHz}, \\ R_{\text{ESR}} &= 50 \text{ k}\Omega, \text{ C}_{\text{L}} \geq 7 \text{ pF}, \\ V_{\text{DD}} &= 2.0 \text{ V} \sim 2.7 \text{ V}, \\ T_{\text{A}} &= -40 \text{ °C} \sim +85 \text{ °C} \end{split}$ | _ | 3.3 | 6.3 | μА | | | | | Oscillator Supply Current (Low Current Mode) | $\begin{split} f_{\text{CK\_LSE}} &= 32.768 \text{ kHz}, \\ R_{\text{ESR}} &= 50 \text{ k}\Omega, \text{ C}_{\text{L}} < 7 \text{ pF}, \\ V_{\text{DD}} &= 2.0 \text{ V} \sim 3.6 \text{ V}, \\ T_{\text{A}} &= -40 \text{ °C} \sim +85 \text{ °C} \end{split}$ | _ | 1.8 | 3.3 | μА | | | | | Oscillator Power Down<br>Current | _ | _ | _ | 0.01 | μA | | | | t <sub>SULSE</sub> | Startup Time<br>(Low Current Mode) | $f_{CK\_LSE}$ = 32.768 kHz,<br>$V_{DD}$ = 2.0 V ~ 3.6 V | 500 | _ | _ | ms | | | Note: The following guidelines are recommended to increase the stability of the crystal circuit of the HSE / LSE clock in the PCB layout. 1. The crystal oscillator should be located as close as possible to the MCU to keep the trace - length as short as possible to reduce the parasitic capacitance. - 2. Shield lines in the vicinity of the crystal by using a ground plane to isolate signals and reduce noise. - 3. Keep the high frequency signal lines away from the crystal area to prevent the crosstalk adverse effects. #### **Internal Clock Characteristics** Table 15. High Speed Internal Clock (HSI) Characteristics $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------| | $V_{DD}$ | Operation Voltage Range | T <sub>A</sub> = -40 °C ~ +85 °C | 2.0 | _ | 3.6 | V | | f <sub>CK_HSI</sub> | HSI Oscillator Frequency | V <sub>DD</sub> = 3.3 V @ 25 °C | _ | 8 | _ | MHz | | ACC <sub>HSI</sub> | | V <sub>DD</sub> = 3.3 V,<br>T <sub>A</sub> = 25 °C | -2 | _ | 2 | % | | | Factory Calibrated HSI Oscillator<br>Frequency Accuracy | $V_{DD} = 2.5 \text{ V} \sim 3.6 \text{ V},$<br>$T_A = -40 \text{ °C} \sim +85 \text{ °C}$ | -3 | _ | 3 | % | | | | $V_{DD} = 2.0 \text{ V} \sim 3.6 \text{ V},$<br>$T_A = -40 \text{ °C} \sim +85 \text{ °C}$ | -4 | _ | 4 | % | | Duty | Duty Cycle | f <sub>CK_HSI</sub> = 8 MHz | 35 | _ | 65 | % | | | HSI Oscillator Supply Current | f _ 0 MU¬ | _ | 300 | 500 | μA | | DDHSI | HSI Oscillator Power Down Current | f <sub>CK_HSI</sub> = 8 MHz | _ | _ | 0.05 | μA | | t <sub>SUHSI</sub> | HSI Oscillator Startup Time | f <sub>CK_HSI</sub> = 8 MHz | _ | _ | 10 | μs | #### Table 16. Low Speed Internal Clock (LSI) Characteristics $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | f <sub>CK_LSI</sub> | LSI Oscillator Frequency | $V_{DD} = 3.3 \text{ V},$<br>$T_A = -40 \text{ °C} \sim +85 \text{ °C}$ | 21 | 32 | 43 | kHz | | ACC <sub>LSI</sub> | LSI Oscillator Frequency<br>Accuracy | After factory-trimmed,<br>$V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | -10 | _ | +10 | % | | I <sub>DDLSI</sub> | LSI Oscillator Operating Current | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C | _ | 0.4 | 0.8 | μA | | t <sub>SULSI</sub> | LSI Oscillator Startup Time | $V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | _ | | 100 | μs | ## **System PLL Characteristics** #### **Table 17. System PLL Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-------------------------|--------------|------|------|------|------| | $f_{PLLIN}$ | System PLL Input Clock | _ | 4 | _ | 16 | MHz | | f <sub>CK_PLL</sub> | System PLL Output Clock | <u> </u> | 16 | _ | 40 | MHz | | t <sub>LOCK</sub> | System PLL Lock Time | <del>_</del> | | 200 | | μs | ## **Memory Characteristics** ### **Table 18. Flash Memory Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------------|----------------------------------|------|------|------|----------| | N <sub>ENDU</sub> | Number of Guaranteed Program/<br>Erase Cycles before Failure<br>(Endurance) | T <sub>A</sub> = -40 °C ~ +85 °C | 10 | _ | _ | K Cycles | | t <sub>RET</sub> | Data Retention Time | T <sub>A</sub> = -40 °C ~ +85 °C | 10 | _ | _ | Years | | t <sub>PROG</sub> | Word Programming Time | T <sub>A</sub> = -40 °C ~ +85 °C | 20 | _ | _ | μs | | t <sub>ERASE</sub> | Page Erase Time | T <sub>A</sub> = -40 °C ~ +85 °C | 2 | _ | _ | ms | | t <sub>MERASE</sub> | Mass Erase Time | T <sub>A</sub> = -40 °C ~ +85 °C | 10 | _ | _ | ms | ### **I/O Port Characteristics** #### **Table 19. I/O Port Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | | Conditions | Min. | Тур. | Max. | Unit | | |------------------|-----------------------------|-------------|--------------------------------------------|------------------------|---------------------------|------------------------|--------|--| | _ | _ | 3.3 V I/O | V <sub>I</sub> = V <sub>SS</sub> , On-chip | _ | _ | 3 | _ | | | I <sub>IL</sub> | Low Level Input Current | Reset pin | pull-up resistor<br>disabled | _ | _ | 3 | μA | | | | | 3.3 V I/O | V <sub>I</sub> = V <sub>DD</sub> , On-chip | _ | _ | 3 | | | | I <sub>IH</sub> | High Level Input Current | Reset pin | pull-down resistor<br>disabled | _ | _ | 3 | μA | | | V | Low Lovel Input Voltage | 3.3 V I/O | | -0.4 | _ | V <sub>DD</sub> × 0.35 | V | | | V <sub>IL</sub> | Low Level Input Voltage | Reset pin | | -0.4 | _ | V <sub>DD</sub> × 0.35 | V | | | V | Lligh Loyal Innut Valtage | 3.3 V I/O | _ | V <sub>DD</sub> + 0.5 | V | | | | | $V_{IH}$ | High Level Input Voltage | Reset pin | | V <sub>DD</sub> × 0.65 | _ | V <sub>DD</sub> + 0.5 | V | | | V | Schmitt Trigger Input | 3.3 V I/O | | _ | 0.12<br>× V <sub>DD</sub> | _ | m)/ | | | V <sub>HYS</sub> | Voltage Hysteresis | Reset pin | | _ | 0.12<br>× V <sub>DD</sub> | _ | mV<br> | | | | | 3.3 V I/O 4 | mA drive, V <sub>OL</sub> = 0.4 V | 4 | _ | _ | | | | I <sub>OL</sub> | Low Level Output<br>Current | 3.3 V I/O 8 | mA drive, $V_{OL} = 0.4 \text{ V}$ | 8 | _ | _ | mA | | | | (GPIO Sink Current) | 3.3 V I/O 1 | 2 mA drive, $V_{OL} = 0.4 \text{ V}$ | 12 | _ | _ | IIIA | | | | , | 3.3 V I/O 1 | 6 mA drive, $V_{OL} = 0.4 \text{ V}$ | 16 | _ | _ | | | | Symbol | Parameter | Conditions | Min. | Tvp. | Max. | Unit | |-----------------|--------------------------------|----------------------------------------------------------------------------|--------------------------|------|------|------| | | 1 011 011 011 | 3.3 V I/O 4 mA drive,<br>V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | 4 | _ | _ | | | | High Level Output Current | 3.3 V I/O 8 mA drive,<br>V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | 8 | | _ | | | I <sub>ОН</sub> | (GPIO Source Current) | $3.3 \text{ V I/O} 12 \text{ mA drive},$ $V_{OH} = V_{DD} - 0.4 \text{ V}$ | 12 | _ | _ | mA | | | | 3.3 V I/O 16 mA drive,<br>$V_{OH} = V_{DD} - 0.4 V$ | 16 | _ | _ | | | | | 3.3 V 4 mA drive I/O, I <sub>OL</sub> = 4 mA | _ | _ | 0.4 | | | $V_{\text{OL}}$ | Lavel aval Output Valtage | 3.3 V 8 mA drive I/O, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | V | | | | 3.3 V 12 mA drive I/O, I <sub>OL</sub> = 12 mA | _ | _ | 0.4 | V | | | | 3.3 V 16 mA drive I/O, I <sub>OL</sub> = 16 mA | _ | _ | 0.4 | | | | | 3.3 V 4 mA drive I/O, I <sub>OH</sub> = 4 mA | V <sub>DD</sub><br>- 0.4 | _ | _ | | | V | Lligh Lavel Output Voltage | 3.3 V 8 mA drive I/O, I <sub>OH</sub> = 8 mA | V <sub>DD</sub><br>- 0.4 | _ | _ | V | | V <sub>OH</sub> | High Level Output Voltage | 3.3 V 12 mA drive I/O, I <sub>OH</sub> = 12 mA | V <sub>DD</sub> - 0.4 | | _ | V | | | | 3.3 V 16 mA drive I/O, I <sub>OH</sub> = 16 mA | V <sub>DD</sub> - 0.4 | | _ | | | R <sub>PU</sub> | Internal Pull-up Resistor | 3.3 V I/O | _ | 46 | _ | kΩ | | R <sub>PD</sub> | Internal Pull-down<br>Resistor | 3.3 V I/O | _ | 46 | _ | kΩ | ### **ADC Characteristics** #### **Table 20. ADC Characteristics** $T_A$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------|--------------------------|------|-----------|------------|------------------------------| | $V_{\text{DDA}}$ | Operating Voltage | _ | 2.5 | 3.3 | 3.6 | V | | $V_{ADCIN}$ | A/D Converter Input Voltage Range | _ | 0 | _ | $V_{REF+}$ | V | | $V_{REF}$ | A/D Converter Reference<br>Voltage | _ | _ | $V_{DDA}$ | $V_{DDA}$ | V | | I <sub>ADC</sub> | A/D Converter Current Consumption | V <sub>DDA</sub> = 3.3 V | _ | 1 | _ | mA | | I <sub>ADC_DN</sub> | A/D Converter Power Down Current Consumption | V <sub>DDA</sub> = 3.3 V | _ | _ | 0.1 | μA | | f <sub>ADC</sub> | A/D Converter Clock<br>Frequency | _ | 0.7 | _ | 16 | MHz | | fs | Sampling Rate | _ | 0.05 | _ | 1 | MHz | | t <sub>DL</sub> | Data Latency | _ | _ | 12.5 | _ | 1/f <sub>ADC</sub><br>Cycles | | t <sub>s&amp;H</sub> | Sampling & Hold Time | _ | _ | 3.5 | _ | 1/f <sub>ADC</sub><br>Cycles | | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------|--------------------------------------------------|------|------|------|------------------------------| | t <sub>ADCCONV</sub> | A/D Converter Conversion Time | _ | _ | 16 | _ | 1/f <sub>ADC</sub><br>Cycles | | Rı | Input Sampling Switch<br>Resistance | _ | _ | _ | 1 | kΩ | | Cı | Input Sampling Capacitance | No pin/pad capacitance included | _ | 16 | _ | pF | | t <sub>SU</sub> | Startup Time | _ | _ | _ | 1 | μs | | N | Resolution | _ | _ | 12 | _ | bits | | INL | Integral Non-linearity Error | $f_S = 750 \text{ kHz}, V_{DDA} = 3.3 \text{ V}$ | _ | ±2 | ±5 | LSB | | DNL | Differential Non-linearity Error | $f_S = 750 \text{ kHz}, V_{DDA} = 3.3 \text{ V}$ | _ | ±1 | _ | LSB | | Eo | Offset Error | _ | _ | | ±10 | LSB | | E <sub>G</sub> | Gain Error | _ | _ | _ | ±10 | LSB | Note: 1. Guaranteed by design, not tested in production. - Due to the A/D Converter input channel and GPIO pin-shared function design limitation, the V<sub>DDA</sub> supply power of the A/D Converter has to be equal to the V<sub>DD</sub> supply power of the MCU in the application circuit. - 3. The figure below shows the equivalent circuit of the A/D Converter Sample-and-Hold input stage where $C_l$ is the storage capacitor, $R_l$ is the resistance of the sampling switch and $R_S$ is the output impedance of the signal source $V_S$ . Normally the sampling phase duration is approximately, $3.5/f_{ADC}$ . The capacitance, $C_l$ , must be charged within this time frame and it must be ensured that the voltage at its terminals becomes sufficiently close to $V_S$ for accuracy. To guarantee this, $R_S$ is not allowed to have an arbitrarily large value. Figure 5. ADC Sampling Network Model The worst case occurs when the extremities of the input range (0 V and $V_{REF}$ ) are sampled consecutively. In this situation a sampling error below 1/4 LSB is ensured by using the following equation: $$R_{\text{S}} \! < \! \frac{3.5}{f_{\text{ADC}}C_{\text{I}}ln(2^{N\!+\!2})} \! - R_{\text{I}}$$ Where $f_{ADC}$ is the ADC clock frequency and N is the ADC resolution (N = 12 in this case). A safe margin should be considered due to the pin/pad parasitic capacitances, which are not accounted for in this simple model. If in a system where the A/D Converter is used, there are no rail-to-rail input voltage variations between consecutive sampling phases, $R_{\text{S}}$ may be larger than the value indicated by the equation above. #### **SCTM/GPTM//MCTM Characteristics** Table 21. SCTM/GPTM/MCTM Characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------------|--------------|------|------|------|-------------------| | $f_{TM}$ | Timer Clock Source for GPTM and MCTM | _ | _ | _ | 40 | MHz | | t <sub>RES</sub> | Timer Resolution Time | <del>-</del> | 1 | _ | _ | 1/f <sub>TM</sub> | | f <sub>EXT</sub> | External Signal Frequency on Channel 0 ~ 3 | _ | _ | _ | 1/2 | f <sub>TM</sub> | | RES | Timer Resolution | _ | _ | _ | 16 | bits | ### I<sup>2</sup>C Characteristics Table 22. I<sup>2</sup>C Characteristics | Symbol | Parameter | | dard<br>ode | Fast | Mode | | Plus<br>ode | Unit | |----------------------------|----------------------------|------|-------------|-------|-------|------|-------------|------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | | $f_{SCL}$ | SCL Clock Frequency | _ | 100 | | 400 | _ | 1000 | kHz | | $t_{\text{SCL}(\text{H})}$ | SCL Clock High Time | 4.5 | _ | 1.125 | | 0.45 | _ | μs | | $t_{SCL(L)}$ | SCL Clock Low Time | 4.5 | _ | 1.125 | | 0.45 | _ | μs | | t <sub>FALL</sub> | SCL and SDA Fall Time | _ | 1.3 | | 0.34 | _ | 0.135 | μs | | t <sub>RISE</sub> | SCL and SDA Rise Time | _ | 1.3 | | 0.34 | _ | 0.135 | μs | | $t_{\text{SU(SDA)}}$ | SDA Data Setup Time | 500 | _ | 125 | _ | 50 | _ | ns | | 4 | SDA Data Hold Time (5) | 0 | _ | 0 | _ | 0 | _ | ns | | $t_{H(SDA)}$ | SDA Data Hold Time (6) | 100 | _ | 100 | _ | 100 | _ | ns | | t <sub>VD(SDA)</sub> | SDA Data Valid Time | _ | 1.6 | | 0.475 | _ | 0.25 | μs | | t <sub>SU(STA)</sub> | START Condition Setup Time | 500 | | 125 | | 50 | _ | ns | | t <sub>H(STA)</sub> | START Condition Hold Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>SU(STO)</sub> | STOP Condition Setup Time | 500 | _ | 125 | _ | 50 | _ | ns | Note: 1. Guaranteed by design, not tested in production. - 2. To achieve 100 kHz standard mode, the peripheral clock frequency must be higher than 2 MHz. - 3. To achieve 400 kHz fast mode, the peripheral clock frequency must be higher than 8 MHz. - 4. To achieve 1 MHz fast plus mode, the peripheral clock frequency must be higher than 20 MHz. - 5. This characteristic parameter of the $I^2C$ bus timing is based on: COMB\_FILTER\_En = 0 and SEQ\_FILTER = 00. - 6. This characteristic parameter of the $I^2C$ bus timing is based on: COMB\_FILTER\_En = 1 and SEQ\_FILTER = 00. Figure 6. I<sup>2</sup>C Timing Diagram ## **SPI Characteristics** **Table 23. SPI Characteristics** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|------------------------------------------|----------------------------------------------------------------------|-------------------------|------|-------------------------|------| | SPI Mast | er Mode | | | l | | | | f <sub>SCK</sub> (1/t <sub>SCK</sub> ) | SPI Master Output SCK<br>Clock Frequency | Master mode, SPI peripheral clock frequency f <sub>PCLK</sub> | _ | _ | f <sub>PCLK</sub> /2 | MHz | | t <sub>SCK(H)</sub> | SCK Clock High / Low<br>Time | _ | t <sub>SCK</sub> /2 - 2 | _ | t <sub>SCK</sub> /2 + 1 | ns | | t <sub>V(MO)</sub> | Data Output Valid Time | _ | _ | _ | 5 | ns | | t <sub>H(MO)</sub> | Data Output Hold Time | _ | 2 | _ | _ | ns | | t <sub>SU(MI)</sub> | Data Input Setup Time | _ | 5 | _ | | ns | | t <sub>H(MI)</sub> | Data Input Hold Time | _ | 5 | _ | | ns | | SPI Slave | Mode | | | | | | | f <sub>SCK</sub> (1/t <sub>SCK</sub> ) | SPI slave output SCK<br>Clock Frequency | Slave mode,<br>SPI peripheral clock fre-<br>quency f <sub>PCLK</sub> | _ | _ | f <sub>PCLK</sub> /3 | MHz | | Duty <sub>sck</sub> | SPI Slave Input SCK<br>Clock Duty Cycle | _ | 30 | _ | 70 | % | | t <sub>SU(SEL)</sub> | SEL Enable Setup Time | _ | 3 × t <sub>PCLK</sub> | _ | | ns | | t <sub>H(SEL)</sub> | SEL Enable Hold Time | _ | 2 × t <sub>PCLK</sub> | _ | _ | ns | | t <sub>A(SO)</sub> | Data Output Access<br>Time | _ | _ | _ | 3 × t <sub>PCLK</sub> | ns | | t <sub>DIS(SO)</sub> | Data Output Disable<br>Time | _ | _ | _ | 10 | ns | | t <sub>V(SO)</sub> | Data Output Valid Time | _ | _ | _ | 25 | ns | | t <sub>H(SO)</sub> | Data Output Hold Time | _ | 15 | _ | _ | ns | | t <sub>SU(SI)</sub> | Data Input Setup Time | _ | 5 | _ | _ | ns | | t <sub>H(SI)</sub> | Data Input Hold Time | _ | 4 | _ | _ | ns | Note: 1. $f_{SCK}$ is SPI output/input clock frequency and $t_{SCK}$ = 1/ $f_{SCK}$ . 2. $f_{PCLK}$ is SPI peripheral clock frequency and $t_{PCLK}$ = $1/f_{PCLK}$ . Figure 7. SPI Timing Diagrams – SPI Master Mode Figure 8. SPI Timing Diagrams - SPI Slave Mode with CPHA = 1 ## 6 Package Information Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - Carton information Rev. 1.00 37 of 39 September 29, 2021 ## SAW Type 46-pin (6.5mm×4.5mm×0.75mm) QFN Outline Dimensions | Cumbal | | Dimensions in inch | | |--------|-------|--------------------|--------------| | Symbol | Min. | Nom. | Max. | | А | 0.031 | 0.033 | 0.035 | | A1 | 0.000 | 0.001 | 0.002 | | A3 | _ | 0.008 BSC | _ | | b | 0.006 | 0.008 | 0.010 | | D | 0.254 | 0.256 | 0.258 | | E | 0.175 | 0.177 | 0.179 | | е | _ | 0.016 BSC | <del>_</del> | | D2 | 0.197 | 0.201 | 0.205 | | E2 | 0.118 | 0.122 | 0.126 | | L | 0.012 | 0.016 | 0.020 | | Cumbal | | Dimensions in mm | | |--------|------|------------------|------| | Symbol | Min. | Nom. | Max. | | А | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.04 | | A3 | _ | 0.20 BSC | _ | | b | 0.15 | 0.20 | 0.25 | | D | 6.45 | 6.50 | 6.55 | | Е | 4.45 | 4.50 | 4.55 | | е | _ | 0.40 BSC | _ | | D2 | 5.00 | 5.10 | 5.20 | | E2 | 3.00 | 3.10 | 3.20 | | L | 0.30 | 0.40 | 0.50 | #### Copyright<sup>®</sup> 2021 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification.