## **BAT32G135** Datasheet LowPower-line Arm®-based 32-bit MCU with up to 64KB Flash, **Analog functions, Timers and Communication interfaces.** V1.40 Please note the following Policyrelating to the CMS Intellectual Property - \* China Micro Semicon Co., Ltd., has applied for a patent and enjoys absolute legal rights. The patents related to MCU or other products of China Micro Semicon Co., Ltd., have not been authorized for use. Any company, organization or individual that infringes the patent rights of China Micro Semicon Co., Ltd., improperly, China Micro Semicon Co., Ltd., will take all possible legal actions to stop the infringer's improper infringement, and command the payment from the losses of China Micro Semicon Co., Ltd., due to the infringement, or the illegal interests from the infringer. - \* The name and logo of China Micro Semicon Co., Ltd., are registered trademarks of China Micro Semicon Co., Ltd. - \* China Micro Semicon Co., Ltd., reserves the right to further explain the improvements in reliability, functionality and design of the products in the specification. And China Micro Semicon Co., Ltd., is not responsible for the use of the specifications. The application mentioned in the article is only for the purpose of illustration, and China Micro Semicon Co., Ltd., does not ensure or declare that these applications may be applied without further modifications, and it's not recommended to use its products in areas that may be hazardous to human body due to malfunction or other reasons. China Micro Semicon Co., Ltd.,'s products are not authorized for using as a critical device in life-saving, life-sustaining devices or systems. China Micro Semicon Co., Ltd., has the right to modify the product without prior notice. #### **Features** #### Ultra-low power consumption technology - Operating Voltage: 1.8V~5.5V - ➤ Operating ambient temperature: -40°C~105°C - > Low power modes: SLEEP, DEEPSLEEP - Operating power consumption: RUN mode: 35uA/MHz@64MHz DEEPSLEEP mode:0.45uA DEEPSLEEP mode (+32.768K+RTC):0.7uA #### Core - ARM®32-bitCortex®-M0+ CPU - ➤ Operating frequency:32KHz~64MHz #### Memories - > 64KB Flash Memory: program/data flash - > 1.5KB Special data flash memory - > 8KB SRAM Memory (With Parity) #### Reset and power management - > Power-on reset circuit. - On-chip voltage detector (LVD) (Select interrupt and reset level by option byte) #### Clock - ➤ Main clock oscillator: 1MHz to 64MHz - ➤ Sub clock oscillator: 32.768KHz - High-speed on-chip oscillator: 1MHz to 20MHz, accuracy (±1%) - Low-speed on-chip oscillator: 15KHz #### Multiplier Integer multiplier #### DMA - Interupt trigger start. - Transfer modes: Normal mode, Repeat mode, Block mode and Chain transfers mode - Transfer space: 4 GB area from 0000 0000h to FFFF FFFFh except reserved areas #### EVENTC - > Event Link Controller - Event signals (15 types) can be used as activation sources for operating any one of 4 types of peripheral functions #### Analog #### > 12-Bit A/D Converter Conversion range: 0 to Vrefp or VDD Analog input: Up to 15 channels, Internal reference voltage (1.45 V) and temperature sensor Conversionrate: 1.42Msps - Comparator (CMP) × 2: The external reference voltage or internal reference voltage can be selected as the reference voltage - Programmable gain amplifier (PGA)×2: GAIN x4/8/10/12/14/16/32 can be selected #### GPIO - > I/O port: 29 to 45 - Can be set to N-ch open drain and on-chip pull-up resistor - Digital function can be freely assigned to any pin - On-chip clock output/buzzer output controller #### Serial wire debug (SWD) #### Timers - > 16-bit timer: 8 channels - > 15-bit interval timer: 1 channel - > Real-time clock (RTC): 1 channel - Watchdog timer (WWDT): 1 channel (operable with the dedicated low-speed on-chip oscillator) - SysTick timer #### Serial interfaces - SCI: 3 channels (1 UART / 2 SPI / 2 I2C for each SCI channel) - Standard SPI:1 channel (8bit or 16bit) - Standard I2C:1 channel - > IrDA:1 channel #### Safety - > IEC/UL 60730 - > Illegal memory access - SRAM Parity Error Check - Cyclic Redundancy Check (CRC) Calculator - > SFR protection - > 128-bit unique ID - Flash secondary protection in debug mode (level1: only erase the entire area of flash; level2: the emulator connection is invalid) #### Packages > 48LQFP, 40QFN, 32LQFP, 32QFN ### 1 Overview #### 1.1 Introduction The ultra-low-power BAT32G135 incorporates a high-performance ARM®Cortex®-M0+ 32-bit RISC core running up to 64 MHz and high-speed embedded flash memory (SRAM maximum 8KB, program/data flash 64KB). This product integrates I2C, SPI, UART, LIN multiple standard interfaces. Integrated 12bitA/D converter, temperature sensor, 8bitD/A converter, comparator, programmable gain amplifier. Among them, the 12bitA/D converter can collect external sensor signals to reduce the system design cost. The temperature integrated sensor can realize real-time monitoring of the external ambient temperature. The inner comparator can support high-speed and low-speed operating modes. In high-speed mode, it can support high-speed motor control feedback, and in low-speed mode, it can be used for battery monitoring. Integrated 8-channel 16bit timer module with EPWM control circuit, combined with the timer can realize the control of a DC motor or two stepper motors. BAT32G135 has particularly excellent low-power performance, with two low-power modes of sleep and deep sleep, to flexible design for users. Its operating power consumption is 35uA/MHz@64MHz, and the power consumption in deep sleep mode is only 0.45uA, which is suitable for battery-powered low-power devices. At the same time, due to the integrated event link controller, direct connection between hardware modules can be achieved without CPU intervention, which is faster than the use of interrupt response, while reducing the CPU's activity frequency and extending battery life. These characteristics make the BAT32G135 microcontroller series widely applicable to alarm, sensor, smart locks and other smart home equipment, wireless monitoring equipment, portable devices that require power consumption, etc. ### 1.2 Ordering Information Figure 1 - 1 Part Number, Memory Size, and Package of BAT/G135 #### Product list: | Pin count | Package | Ordering Part Number | |-----------|----------------------------|----------------------| | 32 pins | 32 LQFP(7x7mm,0.8mm pitch) | BAT32G135GE32FP | | 32 pins | 32 QFN(5x5mm,0.5mm pitch) | BAT32G135GE32NA | | 40 pins | 40 QFN(5x5mm,0.4mm pitch) | BAT32G135GE40NB | | 48 pins | 48 LQFP(7x7mm,0.5mm pitch) | BAT32G135GE48FA | #### FLASH, SRAM: | Flash<br>memory | Special data flash memory | SRAM | 32 | ? Pins / 40 Pins / 48 Pin: | S | |-----------------|---------------------------|------|---------------|----------------------------|---------------| | 64KB | 1.5KB | 8KB | BAT32G135GE32 | BAT32G135GE40 | BAT32G135GE48 | #### BAT32G135 Product list: | Part No. | Core | Operating frequency (MHz) | 最低工作电压 (V) | 最高工作电压 (V) | Code Flash (kB) | SRAM (kB) | Data Flash (kB) | DMA | GPIO | 12bit ADC | 比较器 CMP | 放大器 PGA | 通用定时器 (16bit) | 实时时钟 (RTC) | 看门狗定时器 (WDT) | 异步串行总线 (UART) | 同步串行总线 (SPI) | IIC总线 | IrDA总线 | 硬件乘法器 | 硬件除法器 | 封装 (package) | |---------------------|------|---------------------------|------------|------------|-----------------|-----------|-----------------|-----|------|-----------|---------|---------|---------------|------------|--------------|---------------|--------------|-------|--------|-------|-------|--------------| | BAT32G135<br>GE32FP | M0+ | 64 | 1.8 | 5.5 | 64 | 8 | 1.5 | 24 | 29 | 25+<br>3 | 2 | 1 | 8 | 1 | 1 | 3 | 1+3 | 1+3 | 1 | Υ | Υ | LQFP<br>32 | | BAT32G135<br>GE32NA | M0+ | 64 | 1.8 | 5.5 | 64 | 8 | 1.5 | 24 | 29 | 25+<br>4 | 2 | 1 | 8 | 1 | 1 | 3 | 1+3 | 1+3 | 1 | Υ | Υ | QFN<br>32 | | BAT32G135<br>GE40NB | M0+ | 64 | 1.8 | 5.5 | 64 | 8 | 1.5 | 24 | 37 | 28+<br>4 | 2 | 2 | 8 | 1 | 1 | 3 | 1+4 | 1+4 | 1 | Υ | Υ | QFN<br>40 | | BAT32G135<br>GE48FA | M0+ | 64 | 1.8 | 5.5 | 64 | 8 | 1.5 | 24 | 45 | 35+<br>4 | 2 | 2 | 8 | 1 | 1 | 3 | 1+5 | 1+5 | 1 | Υ | Υ | LQFP<br>48 | ### 1.3 Pin Configuration (Top View) #### 1.3.1 BAT32G135GE32FP • 32LQFP (7x7mm, 0.8mm pitch) Remark: Digital function supports pins that are not marked in the figure can be configured. Refer to section 4.1 #### 1.3.2 BAT32G135GE32NA • 32QFN (5x5mm, 0.5mm pitch) Remark: Digital function supports pins that are not marked in the figure can be configured. Refer to section 4.1 #### 1.3.3 BAT32G135GE40NB • 40QFN (5x5mm, 0.4mm pitch) Remark: Digital function supports pins that are not marked in the figure can be configured. Refer to section 4.1 #### 1.3.4 BAT32G135GE48FA 48LQFP (7x7mm, 0.5mm pitch) Remark: Digital function supports pins that are not marked in the figure can be configured. Refer to section 4.1 # 2 Block Diagram # 3 Memory Space | FFFF_FFFFH | Reserved | |--------------------------|---------------------------------| | E000_0000H | Cortex-M0+ internal peripherals | | | Reserved | | 4005_FFFFH | Peripherals | | 4000_0000H | Reserved | | 0000 455511 | reserved | | 2000_1FFFH<br>2000_0000H | SRAM (8KB) | | | Reserved | | 0050_05FFH<br>0050_0000Н | data flash(1.5KB) | | | Reserved | | 0000_FFFFH | code flash(64KB) | | 0000_0000Н | | # **4 PIN Funtions** ### 4.1 Port Functions Table 4.1.1 | Port | | Digital output function | Digital input function | Function built-in or not | | | | | |--------|--------------------|------------------------------------|-------------------------------------|--------------------------|-------|-----------------|--|--| | Name | Alternate Function | configuration register pxxcfg[3:0] | configuration register xxxPCFG[5:0] | 48LQFP | 40QFN | 32LQFP<br>32QFN | | | | RESETB | RESETB | - | - | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | | ANI11 | 00H | 00H | • | • | • | | | | P00 | VCIN10 | 00H | 00H | • | • | • | | | | | TI00 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | | ANI10 | 00H | 00H | • | • | • | | | | P01 | VCIN11 | 00H | 00H | • | • | • | | | | | T000 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | | ANI9 | 00H | 00H | • | • | • | | | | | SCLK11 | 00H | 00H | • | • | • | | | | P10 | SCL11 | 00H | 00H | • | • | • | | | | | EPWMO00 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | | ANI8 | 00H | 00H | • | • | • | | | | D44 | SDI11 | 00H | 00H | • | • | • | | | | P11 | SDA11 | 00H | 00H | • | • | • | | | | | EPWMO01 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | | ANI13 | 00H | 00H | • | • | • | | | | P12 | SD011 | 00H | 00H | • | • | • | | | | | EPWMO02 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 00H | 00H | • | • | • | | | | P13 | ANI16 | 00H | 00H | • | • | • | | | | P13 | EPWMO03 | 00H | 00H | • | • | • | | | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | | | GPIO | 0011 | 00H | | | | |-----|------------------|--------------------------|--------------------------|---|-----|---| | | | 00H | | | - | | | D44 | ANI17 | 00H | 00H | • | • | • | | P14 | SDA20 | 00H | 00H | • | • | • | | | EPWMO04 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI18 | 00H | 00H | • | • | • | | P15 | CLKBUZ1 | 00H | 00H | • | • | • | | | EPWMO05 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI19 | 00H | 00H | • | • | • | | | TI01 | 00H | 00H | • | • | • | | P16 | TO01 | 00H | 00H | • | • | • | | | (SPIMOSI) | 00H | 00H | • | • | • | | | EPWMO06 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI20 | 00H | 00H | • | • | • | | | TI02 | 00H | 00H | • | • | • | | P17 | TO02 | 00H | 00H | • | • | • | | | (SPIMISO) | 00H | 00H | • | • | • | | | EPWMO07 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI0 | 00H | 00H | • | • | • | | P20 | AVREFP | 00H | 00H | • | • | • | | | VCIN12 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI1 | 00H | 00H | • | • | • | | P21 | AVREFM | 00H | 00H | • | • | • | | | VCIN13 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI2 | 00H | 00H | • | • | • | | | PGA0IN | 00H | 00H | • | • | • | | P22 | PGA10 | 00H | 00H | • | • | - | | | VCIN0 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | + | • | • | | P23 | | | | • | + - | | | | ANI3 | 00H | 00H | • | • | • | | | PGA0GND | 00H | 00H | • | • | • | |------|------------------|--------------------------|--------------------------|---|---|---| | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | - | | | ANI4 | 00H | 00H | • | • | - | | P24 | PGA1IN | 00H | 00H | • | • | - | | | PGA00 | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | • | - | | DOE | ANI5 | 00H | 00H | • | • | - | | P25 | PGA1GND | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | - | - | | P26 | ANI6 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | - | - | | P27 | ANI7 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | | ANI21 | 00H | 00H | • | • | • | | P30 | INTP3 | 00H | 00H | | • | • | | | RTC1HZ | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI22 | 00H | 00H | • | • | • | | P31 | TI03 | 00H | 00H | • | • | • | | | TO03 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | P40 | SWDIO | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | P41 | GPIO | 00H | 00H | • | - | - | | 1 71 | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | | ANI23 | 00H | 00H | • | • | • | | P50 | INTP1 | 00H | 00H | • | • | • | | 1 30 | VCOUT1 | 00H | 00H | • | • | • | | | (SPINSS) | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | P51 | ANI24 | 00H | 00H | • | • | • | | 1 01 | INTP2 | 00H | 00H | • | • | • | | | (SPISCK) | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | |-----|------------------|--------------------------|--------------------------|---|---|---| | Dag | GPIO | 00H | 00H | • | • | - | | P60 | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | D04 | GPIO | 00H | 00H | • | • | - | | P61 | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | - | - | | P62 | ANI27 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | - | - | | P63 | ANI28 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | | ANI29 | 00H | 00H | • | • | • | | D70 | KR0 | 00H | 00H | • | • | - | | P70 | SCLK21 | 00H | 00H | • | - | - | | | SCL21 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | - | - | | | ANI30 | 00H | 00H | • | - | - | | D74 | KR1 | 00H | 00H | • | - | - | | P71 | SDI21 | 00H | 00H | • | - | - | | | SDA21 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | | ANI31 | 00H | 00H | • | • | • | | P72 | KR2 | 00H | 00H | • | • | - | | | SDO21 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | | ANI32 | 00H | 00H | • | • | • | | P73 | KR3 | 00H | 00H | • | • | - | | | SD001 | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | D74 | ANI33 | 00H | 00H | • | • | • | | P74 | KR4 | 00H | 00H | • | • | - | | | SDI01 | 00H | 00H | • | • | - | | | SDA01 | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | - | | P75 | ANI34 | 00H | 00H | • | • | - | | | KR5 | 00H | 00H | • | • | - | | | SCLK01 | 00H | 00H | • | • | - | |-------|------------------|--------------------------|--------------------------|---|---|---| | | SCL01 | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | • | • | | D400 | ANI14 | 00H | 00H | • | • | • | | P120 | VCOUT0 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | P121 | X1 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | P122 | X2 | 00H | 00H | • | • | • | | P 122 | EXCLK | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | - | | P123 | XT1 | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | • | - | | P124 | XT2 | 00H | 00H | • | • | - | | F 124 | EXCLKS | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | - | - | | P130 | ANI35 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | P136 | ANI36 | 00H | 00H | • | • | • | | 1 100 | INTP0 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | | GPIO | 00H | 00H | • | • | • | | P137 | SWCLK | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | P140 | GPIO | 00H | 00H | • | • | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | - | | | GPIO | 00H | 00H | • | - | - | | P146 | ANI15 | 00H | 00H | • | - | - | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | - | - | | | GPIO | 00H | 00H | • | • | • | | P147 | ANI12 | 00H | 00H | • | • | • | | | VREF0 | 00H | 00H | • | • | • | | | Digital function | X (Refer to table 4.1.2) | X (Refer to table 4.1.2) | • | • | • | | VDD | Power | - | - | • | • | • | | VSS | Ground | - | - | • | • | • | All ports of this product are divided into 3 types, namely type 1 to type 3. The corresponding conditions are as follows: Type 1: bidirectional I / O function Type 2: only input function, such as clock, corresponding pins p121-p124 Type 3: reset function, corresponding to pin resetb Refer to 4.3 port type for the block diagram of each type of pin Table 4.1.2 Table of Digital function configuration (1/2 output functions) | Port Name | Configuration register | Setting value | Digital functions | |-----------|--------------------------|---------------|-------------------| | | | 4'h00 | Default function | | | | 4'h01 | TO10 | | | | 4'h02 | TO11 | | | | 4'h03 | TO12 | | | | 4'h04 | TO13 | | P00~P147 | P00cfg[3:0]~P147cfg[3:0] | 4'h05 | SDO00/TxD0 | | | | 4'h06 | SDO20/TxD2 | | | | 4'h07 | CLKBUZ0 | | | | 4'h08 | SCLKO00 | | | | 4'h09 | SCLKO20 | | | | 4'h0a | TxD1 | Note: P60 and p61 are nod outputs, which should be noted during configuration and use. Table 4.1.2 Table of Digital function configuration (2/2 input functions) | Configuration register | Setting value | Digital functions | | | |--------------------------|---------------|--------------------------------|--|--| | TI10PCFG | 6'h00 | Default input function | | | | TI11PCFG | 6'h01 | P00 selected as input function | | | | TI12PCFG | 6'h02 | P01 selected as input function | | | | TI13PCFG | 6'h03 | P10 selected as input function | | | | INTP0PCFG | 6'h04 | P11 selected as input function | | | | INTP1PCFG | 6'h05 | P12 selected as input function | | | | INTP2PCFG | 6'h06 | P13 selected as input function | | | | INTP3PCFG | 6'h07 | P14 selected as input function | | | | SDI00PCFG (SPI/IIC/UART) | 6'h08 | P15 selected as input function | | | | SCLKI00PCFG (SPI/IIC) | 6'h09 | P16 selected as input function | | | | SS00PCFG (SPI) | 6'h0a | P17 selected as input function | | | | SDI20PCFG (SPI/UART) | 6'h0b | P20 selected as input function | | | | SCLKI20PCFG (SPI) | 6'h0c | P21 selected as input function | | | | RXD1PCFG (UART) | 6'h0d | P22 selected as input function | | | | SDAA0PCFG | 6'h0e | P23 selected as input function | | | | SCLA0PCFG | 6'h0f | P24 selected as input function | | | | | 6'h10 | P25 selected as input function | | | | | 6'h11 | P26 selected as input function | | | | | 6'h12 | P27 selected as input function | | | | _ | | |-------|---------------------------------| | 6'h13 | P30 selected as input function | | 6'h14 | P31 selected as input function | | 6'h15 | P40 selected as input function | | 6'h16 | P41 selected as input function | | 6'h17 | P50 selected as input function | | 6'h18 | P51 selected as input function | | 6'h19 | P60 selected as input function | | 6'h1a | P61 selected as input function | | 6'h1b | P62 selected as input function | | 6'h1c | P63 selected as input function | | 6'h1d | P70 selected as input function | | 6'h1e | P71 selected as input function | | 6'h1f | P72 selected as input function | | 6'h20 | P73 selected as input function | | 6'h21 | P74 selected as input function | | 6'h22 | P75 selected as input function | | 6'h23 | P120 selected as input function | | 6'h24 | P121 selected as input function | | 6'h25 | P122 selected as input function | | 6'h26 | P123 selected as input function | | 6'h27 | P124 selected as input function | | 6'h28 | P130 selected as input function | | 6'h29 | P136 selected as input function | | 6'h2a | P136 selected as input function | | 6'h2b | P140 selected as input function | | 6'h2c | P146 selected as input function | | 6'h2d | P147 selected as input function | Table 4.1.3 SPI pin function configuration register | Pogistor namo | Setting value | SPI pin function | | | | | | |---------------|---------------|-------------------------|--------|---------|---------|--|--| | Register name | | SPINSS | SPISCK | SPIMISO | SPIMOSI | | | | | 2'b00 | Not assigned to any pin | | | | | | | SPIPCFG[1:0] | 2'b01 | P50 | P51 | P17 | P16 | | | | SFIF CFG[1.0] | 2'b10 | P63 | P31 | P75 | P74 | | | | | 1'b11 | P25 | P24 | P23 | P22 | | | ### 4.2 Pins Other Than Port Pins (1/2) | Function Name | I/O | Function | | |---------------------------------------------|-----|-----------------------------------------------------------------------------------------------|--| | ANI0~ANI36 | I | A/D converter analog input | | | INTP0∼INTP3 | I | External interrupt request input pin for which the valid edge (rising | | | | | edge, falling edge, or both rising and falling edges) can | | | VCIN0 | I | Comparator 0 analog voltage input | | | VCIN10, VCIN11, VCIN12, | I | Comparator 1 analog voltage input/reference voltage input | | | VCIN13 | | | | | VREF0 | I | Comparator 0 reference voltage input | | | VCOUT0, VCOUT1 | 0 | Comparator output | | | PGA0IN, PGA1IN | 1 | PGA voltage input | | | PGA0GND, PGA1GND | I | PGA reference voltage input | | | KR0 ∼KR5 | 1 | Key interrupt input | | | CLKBUZ0, CLKBUZ1 | 0 | Clock output/buzzer output | | | RTC1HZ | 0 | Real-time clock correction clock (1 Hz) output | | | RESETB | 1 | This is the active-low system reset input pin. If it is not used, connect | | | | | this pin to VDD through a resistor or directly. | | | IrRxD | ı | IrDA receive data | | | IrTxD | 0 | IrDA transmit data | | | RxD0~RxD2 | I | Serial data input pins of serial interface UART0 to UART2 | | | TxD0~TxD2 | 0 | Serial data output pins of serial interface UART0 to UART2 | | | SCL00、SCL01、SCL10、 | I/O | Serial clock I/O pins of serial interface IIC00, IIC01, IIC10, IIC11, | | | SCL11、SCL20、SCL21 | | IIC20 and IIC21 | | | SDA00、SDA01、SDA10、 | I/O | Serial data I/O pins of serial interface IIC00, IIC01, IIC10, IIC11, | | | SDA11、SDA20、SDA21 | | IIC20 and IIC21 | | | SCLK00, SCLK01, SCLK10, | I/O | Serial clock I/O pins of serial interface SSPI00, SSPI01, | | | SCLK11, SCLK20, SCLK21 | | SSPI10, SSPI11, SSPI20, and SSPI21 | | | SDI00, SDI01, SDI10,<br>SDI11, SDI20, SDI21 | I | Serial data input pins of serial interface SSPI00, SSPI01, SSPI10, SSPI11, SSPI20, and SSPI21 | | (2/2) | Function Name | I/O | Function | |----------------------|-----|----------------------------------------------------------------| | SS00 | 1 | Chip select input pin of serial interface SSPI00 | | SD000, SD001, SD010, | 0 | Serial data output pins of serial interface SSPI00, | | SDO11, SDO20, SDO21 | | SSPI01, SSPI10, SSPI11, SSPI20, and SSPI21 | | SCLA0 | I/O | Serial clock I/O pins of serial interface IICA0 | | SDAA0 | I/O | Serial data I/O pins of serial interface IICA0 | | SPINSS | I | Chip select input pin of serial interface SPI | | SPISCK | I/O | Serial clock I/O pins of serial interface SPI | | SPIMISO | I/O | Serial data input/output pins of serial interface SPI | | SPIMOSI | I/O | Serial data input/output pins of serial interface SPI | | TI00~TI03 | I | The pins for inputting an external count clock/capture trigger | | TO00~TO03 | 0 | Timer output pins of 16-bit Timer4 | | TI10~TI13 | I | The pins for inputting an external count clock/capture trigger | | TO10~TO13 | 0 | Timer output pins of 16-bit Timer4 | | X1, X2 | - | Resonator connection for main system clock | | EXCLK | I | External clock input for main system clock | | XT1, XT2 | - | Resonator connection for subsystem clock | | EXCLKS | I | External clock input for subsystem clock | | VDD | - | Positive power supply | | AVREFP | 1 | A/D converter reference potential (+ side) input | | AVREFM | I | A/D converter reference potential (- side) input | | VSS | - | Ground | | SWDIO | I/O | SWD data line | | SWCLK | 1 | SWD clock line | Remark: Use bypass capacitors (about 0.1 uF) as noise and latch up countermeasures with relatively thick wires at the shortest distance to VDD to VSS lines. ### **5 Functional Overview** #### 5.1 ARM® Cortex®-M0+ Core with MPU Cortex-M0(+) processor is a new generation of ARM processors for embedded systems. It provides a low-cost platform for low pin count and low power consumption microcontrollers, while providing excellent computing performance and advanced system response to interrupts. The 32-bit RISC processor of the Cortex-M0(+) processor provides excellent code efficiency and provides high-performance expectations of the ARM core, which is different from 8-bit and 16-bit devices of the same memory size. The Cortex-M0(+) processor has 32 address lines and a storage space of up to 4G. BAT32G135 uses an embedded ARM core, so it is compatible with all ARM tools and software. ### 5.2 Memory #### 5.2.1 Flash The MCU provides an on-chip flash memory support to program, erase and rewrite. Functions is shown in below: - 64KB Flash Memory (program/data flash). - > 1.5 KB Special data flash memory - > Support sector erase, sector size is 512byte, erase time 4ms - Support byte/half-word/word (32bit) programming, programming time 24us #### 5.2.2 **SRAM** The MCU provides an on-chip high-speed SRAM module of 8KB with either parity-bit checking. #### 5.3 DMA The built-in DMA (Direct Memory Access) controller can realize the function of data transfer between memories without using the CPU. - > Support the start of DMA through the interruption of peripheral functions, which can realize real-time control through communication, timer and A/D. - > Transfer space: 4 GB area from 0000 0000h to FFFF FFFh except reserved areas. - > Support 4 transfer modes (normal transfer mode, repeat transfer mode, block transfer mode and chain transfer mode). ### 5.4 Event Link Controller (EVENTC) The Event Link Controller (EVENTC) uses the event requests generated by various peripheral modules as source signals to connect them to different modules, allowing direct link between the modules without CPU intervention. The EVENTC has the following functions: - Capable of directly linking event signals from 15 types of peripheral functions to specified peripheral functions. - Event signals can be used as activation sources for operating any one of 3 types of peripheral functions. #### 5.5 Clock Generator The clock generator generates the clock to be supplied to the CPU and peripheral hardware. The following three kinds of system clocks and clock oscillators are selectable. ### 5.5.1 Main System Clock X1 oscillator: This circuit oscillates a clock of fX = 1 to 20 MHz by connecting a resonator to X1 pin and X2 pin. Oscillation can be stopped by executing the DEEPSLEEP instruction or setting of the MSTOP bit. - High-speed on-chip oscillator (High-speed OCO): The frequency at which to oscillate can be selected from among fHOCO = 64, 48, 32, 24, 16, 12, 8, 6, 4, 3, 2, or 1 MHz (TYP.) by using the option byte. After a reset release, the CPU always starts operating with this high-speed on-chip oscillator clock. Oscillation can be stopped by executing the DEEPSLEEP instruction or setting of the HIOSTOP bit. The frequency specified by using an option byte can be changed by using the high-speed on-chip oscillator frequency select register (HOCODIV). - > X2 external main system clock: An external main system clock (fEX = 1 to 20 MHz) can also be supplied from the EXCLK/X2/P122 pin. An external main system clock input can be disabled by executing the STOP instruction or setting of the MSTOP bit. ### 5.5.2 Subsystem Clock XT1 clock oscillator: This circuit oscillates a clock of fXT = 32.768 KHz by connecting a 32.768 KHz resonator to XT1 pin and XT2 pin. Oscillation can be stopped by setting the XTSTOP bit. > XT2 external subsystem clock: An external subsystem clock (fEXS = 32.768 KHz) can also be supplied from the EXCLKS/XT2/P124 pin. An external subsystem clock input can be disabled by the setting of the XTSTOP bit. #### 5.5.3 Low-speed On-chip Oscillator Low-speed on-chip oscillator (Low-speed OCO): This circuit oscillates a clock of fIL = 15 KHz (TYP.). The low-speed on-chip oscillator clock cannot be used as the CPU clock. Only the following peripheral hardware runs on the low-speed on-chip oscillator clock. - Watchdog timer (WWDT) - Real-time clock (RTC) - 15-bit interval timer ### 5.6 Power Management ### 5.6.1 Power Supply VDD: External power, voltage range 1.8 to 5.5V #### 5.6.2 Power-on-reset Circuit The power-on-reset circuit (POR) has the following functions. - Generates internal reset signal at power on. The reset signal is released when the supply voltage (VDD) exceeds the detection voltage (VPOR). Note that the reset state must be retained until the operating voltage becomes in the range defined of POR function. This can be achieved by utilizing the voltage detection circuit or controlling the externally input reset signal. - Compares supply voltage (VDD) and detection voltage (VPDR), and then generates internal reset signal when VDD < VPDR. Note that, after power is supplied, this LSI should be placed in the DEEPSLEEP mode, or in the reset state by utilizing the voltage detector or externally input reset signal, before the operation voltage falls below the range defined of POR function. When restarting the operation, make sure that the operation voltage has returned within the range of operation.</p> ### 5.6.3 Voltage Detector The operation mode and detection voltages (VLVDH, VLVDL, VLVD) for the voltage detector is set by using the option byte. The voltage detector (LVD) has the following functions. - The LVD circuit compares the supply voltage (VDD) with the detection voltage (VLVDH, VLVDL, VLVD), and generates an internal reset or internal interrupt signal. - The detection level for the power supply detection voltage (VLVDH, VLVDL, VLVD) can be selected by using the option byte. - > Operable in DEEPSLEEP mode. - When the power supply rises, before reaching the working voltage range, it must be kept in the reset state through the voltage detection circuit or external reset. When the power supply drops, it must be transferred to deep sleep mode before it is less than the operating voltage range, or set to the reset state by the voltage detection circuit or external reset. - > The range of operating voltage varies with the setting of the user option byte. #### 5.7 Low Power Modes The product supports two low-power modes with short start-up time: - SLEEP Mode: When a WFI instruction is executed while SBYCR.SSBY bit is 0, the MCU enters Sleep mode. In this mode, the CPU stops operating but the contents of its internal registers are retained. Other peripheral functions do not stop. Available resets or interrupts in Sleep mode cause the MCU to cancel Sleep mode. - DEEPSLEEP Mode: When a WFI instruction is executed while SBYCR.SSBY bit is 1, the MCU enters Software Deepsleep mode. In this mode, the CPU, most of the on-chip peripheral functions and oscillators stop. However, the contents of the CPU internal registers and SRAM data, the states of on-chip peripheral functions and the I/O Ports are retained. Deepsleep mode allows a significant reduction in power consumption because most of the oscillators stop in this mode. In either mode, the registers, flags, and data memory retain their contents before being set to standby mode, and also maintain the status of the output latch and output buffer of the input/output port. #### 5.8 Reset Function The following seven operations are available to generate a reset signal. - 1) External reset input via RESETB pin - 2) Internal reset by watchdog timer program loop detection - 3) Internal reset by comparison of supply voltage and detection voltage of power-on-reset (POR) circuit - 4) Internal reset by comparison of supply voltage of the voltage detector (LVD) and detection voltage - 5) Internal reset by RAM parity error - 6) Internal reset by illegal-memory access - 7) software reset External and internal resets start program execution from the address at 0000H and 0001H when the reset signal is generated. ### 5.9 Interrupts The Cortex-M0+ processor has a built-in Nested Vectored Interrupt Controller (NVIC) that supports up to 32 interrupt request (IRQ) inputs and one non-maskable interrupt (NMI) input. In addition, the processor supports multiple internal exceptions. This product extends 32 maskable interrupt requests (IRQ) and 1 non-maskable interrupt (NMI), and can support up to 64 maskable interrupt sources and one non-maskable interrupt source. The actual number of interrupt sources varies by product. ### 5.10 Real-timer Clock (RTC) The real-time clock has the following features. - Counters of year, month, week, day, hour, minute, and second. - > Constant-period interrupt function (period: 0.5 seconds, 1 second, 1 minute, 1 hour, 1 day, 1 month) - Alarm interrupt function (alarm: week, hour, minute) - Pin output function of 1 Hz - > Support frequency division of sub-system clock or main system clock as RTC running clock - > Real-time clock interrupt signal (INTRTC) can be used to wake up in deep sleep mode - > Support a wide range of clock correction functions Caution: The count of year, month, week, day, hour, minutes and second can only be performed when a subsystem clock (fSUB = 32.768 KHz) is selected as the operation clock of the real-time clock. When the low-speed oscillation clock (fIL = 15 KHz/30KHz) is selected, only the constant-period Interrupt function is available. ### 5.11 Watchdog Timer The counting operation of the watchdog timer is set by the option byte. The watchdog timer operates on the low-speed on-chip oscillator clock (fIL = 15 KHz). The watchdog timer is used to detect an inadvertent program loop. If a program loop is detected, an internal reset signal is generated. Program loop is detected in the following cases: - If the watchdog timer counter overflows - If a 1-bit manipulation instruction is executed on the watchdog timer enable register (WDTE) - If data other than "ACH" is written to the WDTE register - If data is written to the WDTE register during a window close period ### 5.12 SysTick Timer This timer is dedicated to real-time operating systems, but can also be used as a standard down counter. Its characteristics are: when the 24-bit down counter self-loading capacity counter reaches 0, there is a shieldable system interruption. #### 5.13 Timer4 The timer4 has eight (two units of four) 16-bit timers. Each 16-bit timer is called a channel and can be used as an independent timer. In addition, two or more "channels" can be used to create a high-accuracy timer. For details about each function, see the table below. | | Independent channel operation function | | Simultaneous channel operation function | |---|-----------------------------------------------|---|-----------------------------------------| | • | Interval timer | • | One-shot pulse output | | • | Square wave output | • | PWM output | | • | External event counter | • | Multiple PWM output | | • | Divider | | | | • | Input pulse interval measurement | | | | • | Measurement of high-/low-level width of input | | | | | signal | | | | • | Delay counter | | | ### 5.13.1 Independent Channel Operation Function By operating a channel independently, it can be used for the following purposes without being affected by the operation mode of other channels. - 1) Interval timer: Each timer of the unit can be used as a reference timer that generates an interrupt (INTTM) at fixed intervals. - 2) Square wave output: A toggle operation is performed each time INTTMmn interrupt is generated and a square wave with a duty factor of 50% is output from a timer output pin (TO). - 3) External event counter: Each timer of the unit can be used as an event counter that generates an interrupt when the number of the valid edges of a signal input to the timer input pin (TI) has reached a specific value. - 4) Divider function (channel 0 only): A clock input from a timer input pin (Tl00) is divided and output from an output pin (T000). - 5) Input pulse interval measurement: Counting is started by the valid edge of a pulse signal input to a timer input pin (TI). The count value of the timer is captured at the valid edge of the next pulse. In this way, the interval of the input pulse can be measured. - 6) Measurement of high-/low-level width of input signal: Counting is started by a single edge of the signal input to the timer input pin (TI), and the count value is captured at the other edge. In this way, the high-level or low-level width of the input signal can be measured. - 7) Delay counter: Counting is started at the valid edge of the signal input to the timer input pin (TI), and an interrupt is generated after any delay period. ### 5.13.2 Simultaneous Channel Operation Function By using the combination of a master channel (a reference timer mainly controlling the cycle) and slave channels (timers operating according to the master channel), channels can be used for the following purposes. - 1) One-shot pulse output: Two channels are used as a set to generate a one-shot pulse with a specified output timing and a specified pulse width. - 2) PWM (Pulse Width Modulation) output: Two channels are used as a set to generate a pulse with a specified period and a specified duty factor. - 3) Multiple PWM (Pulse Width Modulation) output: By extending the PWM function and using one master channel and two or more slave channels, up to three types of PWM signals that have a specific period and a specified duty factor can be generated. #### 5.13.3 8-bit Timer Operation Function The 8-bit timer operation function makes it possible to use a 16-bit timer channel in a configuration consisting of two 8-bit timer channels. This function can only be used for channels 1 and 3. ### 5.13.4 LIN-bus supporting function Timer4 is used to check whether signals received in LIN-bus communication match the LIN-bus communication format. - 1) Detection of wakeup signal: The timer starts counting at the falling edge of a signal input to the serial data input pin (RxD0) of UART0 and the count value of the timer is captured at the rising edge. In this way, a low-level width can be measured. If the low-level width is greater than a specific value, it is recognized as a wakeup signal. - 2) Detection of break field: The timer starts counting at the falling edge of a signal input to the serial data input pin (RxD0) of UART0 after a wakeup signal is detected, and the count value of the timer is captured at the rising edge. In this way, a low-level width is measured. If the low-level width is greater than a specific value, it is recognized as a break field. - 3) Measurement of pulse width of sync field: After a break field is detected, the low-level width and high-level width of the signal input to the serial data input pin (RxD0) of UART0 are measured. From the bit interval of the sync field measured in this way, a baud rate is calculated. ### 5.14 EPWM Outpu Control Function Use Timer4's PWM output function to control one DC motor or two stepping motors. By truncating the source CMP0 output, INTP0 input and EVENTC event, the output can be truncated. Through the setting of the software, it is possible to choose from 4 types of output for Hi-Z output, low-level output, high-level output and forbidden cut-off output. #### 5.15 15-bit Interval Timer An interrupt (INTIT) is generated at any previously specified time interval. It can be utilized for wakeup from DEEPSLEEP mode. ### 5.16 Clock Output/Buzzer Output Controller The clock output controller is intended for clock output for supply to peripheral ICs. Buzzer output is a function to output a square wave of buzzer frequency. ### 5.17 Serial communication Interface (SCI) This product has two serial array units. Serial array unit has four serial channels. All channels can achieve UART, simplified SPI (3-wire serial) and simplified I2C.Function assignment of each channel is as shown below. ### 5.17.1 3-wire Serial I/O (SSPI) Data is transmitted or received in synchronization with the serial clock (SCK) output from the master channel.3-wire serial communication is clocked communication performed by using three communication lines: one for the serial clock (SCK), one for transmitting serial data (SO), one for receiving serial data (SI). [ Data transmission/reception] - > Data length of 7 or 8 bits - Phase control of transmit/receive data - MSB/LSB first selectable [ Clock control ] - Master/slave selection - Phase control of I/O clock - Setting of transfer period by prescaler and internal counter of each channel - Maximum transfer rate During master communication: Max. fCLK/2 During slave communication: Max. fMCK/6 [Interrupt function] Transfer end interrupt/buffer empty interrupt [Error detection flag] Overrun error ### 5.17.2 4-wire Serial I/O with Slave Select Input Function This is a clock synchronization using a slave chip select input (SSI), a serial clock (SCK), a transmit serial data (SO) and a receive serial data (SI) a total of 4 communication lines for communication Communication Interface. [ Data transmission/reception] - Data length of 7 or 8 bits - Phase control of transmit/receive data - MSB/LSB first selectable - Level setting of transmit/receive data [ Clock control ] - Phase control of I/O clock - > Setting of transfer period by prescaler and internal counter of each channel - Maximum transfer rate During slave communication: Max. fMCK/6 [Interrupt function] Transfer end interrupt/buffer empty interrupt [ Error detection flag ] Overrun error #### 5.17.3 **UART** This is a start-stop synchronization function using two lines: serial data transmission (TxD) and serial data reception(RxD) lines. By using these two communication lines, each data frame, which consist of start bit, data, parity bit and stop bit, is transferred asynchronously (using the internal baud rate) between the microcontroller and the other communication party. Full-duplex UART communication can be performed by using a channel dedicated to transmission (even-numbered channel) and a channel dedicated to reception (odd-numbered channel). The LIN-bus can be implemented by using UART0, Timer4 unit 0 (channel 3), and an external interrupt (INTP0). [ Data transmission/reception ] - > Data length of 7, 8, or 9 bits - Select the MSB/LSB first - Level setting of transmit/receive data (selecting whether to reverse the level) - Parity bit appending and parity check functions - Stop bit appending, stop bit check function [Interrupt function] - Transfer end interrupt/buffer empty interrupt - Error interrupt in case of framing error, parity error, or overrun error [Error detection flag] Framing error, parity error, or overrun error [LIN-bus functions] - Wakeup signal detection - > Break field (BF) detection - > Sync field measurement, baud rate calculation ### 5.17.4 Simplified I<sup>2</sup>C This is a clocked communication function to communicate with two or more devices by using two lines: serial clock (SCL) and serial data (SDA). This simplified I2C is designed for single communication with a device such as EEPROM, flash memory, or A/D converter, and therefore, it functions only as a master. Make sure by using software, as well as operating the control registers, that the AC specifications of the start and stop conditions are observed. [ Data transmission/reception ] - Master transmission, master reception (only for single master application) - ACK output function and ACK detection function - > Data length of 8 bits (When an address is transmitted, the address is specified by the higher 7 bits, and the least significant bit is used for R/W control.) - Manual generation of start condition and stop condition [Interrupt function] Transfer end interrupt [ Error detection flag ] > ACK error or overrun error [ Functions not supported by simplified I2C ] - Slave transmission, slave reception - Arbitration loss detection function - Wait detection functions ### 5.18 Standard Serial Peripheral Interface SPI The serial interface SPI has the following 2 modes. Operation stop mode: This mode is used when serial transfers are not performed. It can reduce power consumption. 3-wire serial I/O mode: This mode uses 3 lines of serial clock (SCK) and serial data bus (MISO and MOSI) to transmit 8-bit or 16-bit data with multiple devices. #### 5.19 Serial Interface IICA Serial interface IICA has the following three modes. Operation stop mode: This mode is used when serial transfers are not performed. It can reduce power consumption. > I2C bus mode (multi-master application supported): This mode is used for 8-bit data transfers with several devices via two lines: a serial clock (SCLAn) line and a serial data bus (SDAAn) line. It complies with the I2C bus format and the master device can generate "start condition", "address", "transfer direction specification", "data", and "stop condition" data to the slave device, via the serial data bus. The slave device automatically detects these received status and data by hardware. It can simplify the part of application program that controls the I2C bus. Since the SCLA and SDAA pins are used for open drain outputs, serial interface IICA requires pull-up resistors for the serial clock line and the serial data bus line. Wakeup mode: The DEEPSLEEP mode can be released by generating an interrupt request signal (INTIICA) when an extension code from the master device or a local address has been received while in DEEPSLEEP mode. ### 5.20 A/D Converter (ADC) The A/D converter is a converter that converts analog input signals into digital values, and is configured to control analog inputs, including up to 35 channels of A/D converter analog inputs (ANI0 to ANI13, ANI16 to ANI36). The A/D converter has the following function. - ➤ 12-bit resolution A/D conversion, Conversionrate 1.42Msps. - > Trigger mode: Software trigger, Hardware trigger mode - Channel selection: Sigle channel select mode and Scan mode - Conversion operation mode: One-shot conversion mode and Sequential conversion mode - Can detect the internal reference voltage (1.45V) and temperature sensor. #### Various A/D conversion modes can be specified by using the mode combinations below. | Trigger mode | Software trigger | Conversion is started by software. | | | |-----------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Hardware trigger no-wait mode | Conversion is started by detecting a hardware trigger. | | | | | mode | The power is turned on by detecting a hardware trigger while the system is off and in the conversion standby state, and conversion is then started automatically after the stabilization wait time passes. | | | | Channel selection mode | Select mode | A/D conversion is performed on the analog input of one selected channel. | | | | | Scan mode | A/D conversion is performed on the analog input of four channels in order. Four consecutive channels can be selected from ANI0 to ANI15 as analog input channels. | | | | Conversion | One-shot conversion mode | A/D conversion is performed on the selected channel once. | | | | operation<br>mode | | A/D conversion is sequentially performed on the selected channels until it is stopped by software. | | | | Sampling time/<br>Conversion time | Sampling clock cycles / Conversion clock cycles | The sampling time can be set by the register. The default value of the sampling clock is 13.5 clk, and the conversion clock number Min is 31.5 clk. | | | ### 5.21 Programmable Gain Amplifier (PGA) This product has two programmable gain amplifiers (PGA0, PGA1), The programmable gain amplifier is provided with the following functions. - > GAIN: X4, X8, X10, X12, X14, X16, X32 - > The external pin(PGAGND) can be selected as the ground of the negative feedback resistance of the PGA (can be used as a differential mode) - The output of PGA0 can be selected as the analog input for the A/D converter or the analog input of the positive terminal of comparator 0 (CMP0) - PGA1 output can be selected as analog input for A/D converter ### 5.22 Comparator(CMP) The product has two comparator channels. The comparator has the following functions. - > A pin selector switch is added to the analog input of CMP1. - The external reference voltage input or internal reference voltage can be selected as the reference voltage. - The canceling width of the noise canceling digital filter can be selected. - An interrupt signal can be generated by detecting an active edge of the comparator output. - An event link controller (EVENTC) event signal can be output by detecting an active edge of the comparator output. ### 5.23 Serial Wire Debug (SW-DP) SW-DP interface allows connection to the microcontroller via serial line debugging tools. ### 5.24 Safety Functions # 5.24.1 Flash Memory CRC Operation Function (High-speed CRC, General-purpose CRC) This detects data errors in the flash memory by performing CRC operations. Two CRC functions are provided according to the different applications. - ➤ High-speed CRC: The CPU can be stopped and a high-speed check executed on its entire code flash memory area during the initialization routine. - General CRC: This can be used for checking various data in addition to the code flash memory area while the CPU is running. ### 5.24.2 RAM Parity Error Detection Function This detects parity errors when the RAM is read as data. #### 5.24.3 SFR Guard Function This prevents SFRs (Special Function Register) from being rewritten when the CPU freezes. ### 5.24.4 Invalid Memory Access Detection Function This detects illegal accesses to invalid memory areas. ### 5.24.5 Frequency Detection Function This uses the timer4 to perform a self-check of the CPU/peripheral hardware clock frequency. #### 5.24.6 A/D Test Function This is used to perform a self-check of A/D converter by performing A/D conversion on the positive internal reference voltage, negative reference voltage, analog input channel (ANI), temperature sensor output, and internal reference voltage output. ### 5.24.7 Digital Output Signal Level Detection Function When the I/O pins are output mode, the output level of the pin can be read. ### 5.25 Key Function A key interrupt (INTKR) can be generated by inputting a falling edge to the key interrupt input pins (KR0 to KR5). ## **6 Electrical Characteristics** ## 6.1 Typical Application Peripheral Circuit The connection reference of the MCU typical application peripheral circuit is as follows: ## 6.2 Absolute Maximum Voltage Ratings (TA=-40~+105°C) | Parameter | Symbols | Conditions | Ratings | Unit | |----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------| | Supply voltage | VDD | | -0.5∼+6.5 | V | | Input voltage | VI1 | P00~P01、P10~P17、P20~P27、P30~<br>P31、P40~P41、P50~P51、P62~P63、<br>P70~P75、P120~P124、P130、P136、<br>P137、P140、P146、P147、EXCLK、<br>EXCLKS、RESETB | −0.3~VDD+0.3 <sup>note1</sup> | > | | | VI2 | P60∼P61(N channel drain open circuit) | - 0.3∼+6.5 | V | | Output voltage | VO | P00~P01、P10~P17、P20~P27、P30~<br>P31、P40~P41、P50~P51、P60~P63、<br>P70~P75、P120、P130、P136、P137、<br>P140、P146、P147 | -0.3~VDD+0.3 <sup>note1</sup> | ٧ | | Analog input voltage | VAI | ANI0~ANI24、ANI27~ANI36 | -0.3~VDD+0.3 and<br>-0.3~AVREF(+)+0.3<br>note1, 2 | ٧ | #### note: - 1. Must be 6.5 V or lower. - 2. Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin. #### Caution: Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### Remark: - 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - 2. AVREF (+): + side reference voltage of the A/D converter. - 3. VSS: Reference voltage ## 6.3 Absolute Maximum Current Ratings (TA=-40~+105°C) | Parameter | Symbols | | Conditions | Ratings | Unit | |-----------------|---------|----------------------------------|-------------------------------|------------------|------| | | | | P00~P01、P10~P17、P20~P27、P30~ | | | | | | Per pin | P31、P40~P41、P50~P51、P62~P63、 | -40 | mA | | | | rei pili | P70~P75、P130、P136、P137、P140、 | -40 | IIIA | | | IOH1 | | P146、P147 | | | | Output current, | IOHI | | P00~P01、P20~P27、P40~P41、P120、 | 70 | m Λ | | high | | Total of all pins | P130、P136、P137、P140 | -70 | mA | | | | Total of all pins | P10~P17、P30~P31、P50~P51、P62~ | 400 | Л | | | | | P63、P70~P75、P146、P147 | -100 | mA | | | IOH2 | Per pin | P121~P124 | -3 | mA | | | IOHZ | Total of all pins | P121~P124<br> | -15 | mA | | | 101.4 | | P00~P01、P10~P17、P20~P27、P30~ | | | | | | Per pin | P31、P40~P41、P50~P51、P60~P63、 | 40 | А | | | | | P70~P75、P120、P130、P136、P137、 | 40 | mA | | | | | P140、P146、P147 | | | | Output current, | IOL1 | | P00~P01、P20~P27、P40~P41、P120、 | 100 | A | | low | | T. (.) (.) (.) | P130、P136、P137、P140 | 100 | mA | | | | Total of all pins | P10~P17、P30~P31、P50~P51、P60~ | 400 | | | | | | P63、P70~P75、P146、P147 | 120 | mA | | | 101.0 | Per pin | D404 D404 | 15 | mA | | | IOL2 | Total of all pins | P121~P124 | 45 | mA | | Operating | | In normal operat | ion mode | | | | ambient TA | | I. G. I. | | <b>–</b> 40∼+105 | °C | | temperature | | In flash memory programming mode | | | | | Storage | T. (. | | | 05 .450 | °C | | temperature | Tstg | | | <b>–</b> 65∼+150 | °C | #### Caution: Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. #### Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## 6.4 Oscillator Characteristics ## 6.4.1 X1, XT1 Characteristics (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Resonator | Resonator | Conditions | MIN | TYP | MAX | Unit | | |-----------------------|--------------------|-------------------|-----|--------|------|--------|--| | X1 clock oscillation | Ceramic resonator/ | | 1.0 | | 20.0 | MHz | | | frequency (fX) | crystal resonator | | 1.0 | - | 20.0 | IVITZ | | | X1 clock oscillation | Ceramic resonator/ | 20MHz, C=10pF | | 15 | | mo | | | stabilization time | crystal resonator | ZUMHZ, C=TUPF | | 15 | | ms | | | X1 clock oscillation | Ceramic resonator/ | | 0.6 | | 1.8 | МΩ | | | feedback resistor | crystal resonator | | 0.6 | | 1.0 | IVI 22 | | | XT1 clock oscillation | Crystal recenter | | 00 | 00.700 | 0.5 | KHz | | | frequency (fXT) | Crystal resonator | | 32 | 32.768 | 35 | NΠZ | | | XT1 clock oscillation | Crystal reconster | 32.768KHz,C=20pF | | 2 | | | | | stabilization time | Crystal resonator | 32.700KHZ, C-20PF | | 2 | | S | | #### Note: Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. ## 6.4.2 On-chip Oscillator Characteristics (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Oscillators | Conditions | MIN | TYP | MAX | Unit | |------------------------------------------------|----------------|-----------------------|-----|-----------------------|-------| | High-speed on-chip oscillator clock | | | | | | | frequency(fIH) | | 1.0 | | 64.0 | MHz | | Notes 1, 2 | | | | | | | High-speed on-chip oscillator stabilization | | | 12 | | 0 | | time(tSU) | | s: 9 | 12 | | us | | Lligh anged on ohip agaillater alook fraguancy | TA= 10∼+105°C | -1.0 | | +1.0 | % | | High-speed on-chip oscillator clock frequency | TA= -10∼+105°C | -1.5 Note3 | | -1.5 Note3 | % | | accuracy | TA=-40~+105°C | -4.0 <sup>Note3</sup> | | -4.0 <sup>Note3</sup> | % | | Low-speed on-chip oscillator clock | | 10 | 15 | 20 | KHz | | frequency(fIL) | | 10 | 15 | 20 | INITZ | #### Note: - High-speed on-chip oscillator frequency is selected with the option byte and HOCODIV register. - 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. - 3. The low temperature specification value is guaranteed by the design, and the low temperature condition is not measured for mass production. ## 6.5 DC Characteristics ## 6.5.1 Pin Characteristics (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Items | Symbol | Conditions | | MIN | TYP | MAX | Unit | |------------------------|---------------------------|--------------------------------------------------------------------|----------------------------|-----|-------|-----------------------|------| | | | Per pin for P00~P01、P10~P17、 | 1.8V≤VDD≤5.5V | | | - | | | | | P20~P27、P30~P31、P40~P41、 | –40∼+85°C | | | 12.0 <sup>Note2</sup> | | | | | P50~P51、P62~P63、P70~P75、<br>P120、P130、P136、P137、P140、<br>P146、P147 | 1.8V≤VDD≤5.5V<br>85∼+105°C | | | -6.0 <sup>Note2</sup> | mA | | | Total of P00∼P01、P20∼P27、 | 4.0V≤VDD≤5.5V<br>-40~+85°C | | | -60.0 | A | | | | | P40~P41、P120、P130、P136、 | 4.0V≤VDD≤5.5V | | | 20.0 | mA | | | | P137、P140 | 85∼+105°C | | | -30.0 | | | | | (When duty ≤ 70% Note 3) | 2.4V≤VDD<4.0V | | | -12.0 | mA | | 0.1.1 | IOH1 | | 1.8V≤VDD<2.4V | | | -6.0 | mA | | Output current, | | Per pin for P10 $\sim$ P17 $\sim$ P30 $\sim$ P31 $\sim$ | 4.0V≤VDD≤5.5V<br>-40~+85°C | | | -80.0 | | | high <sup>Note 1</sup> | | P50~P51、P62~P63、P70~P75、<br>P146、P147 | 4.0V≤VDD≤5.5V<br>85∼+105°C | | | -30.0 | mA | | | | (When duty ≤ 70% Note 3) | 2.4V≤VDD<4.0V | | | -20.0 | mA | | | | | 1.8V≤VDD<2.4V | | | -10.0 | mA | | | | Total | 1.8V≤VDD≤5.5V<br>-40~+85°C | | | -140.0 | mA | | | | (When duty ≤ 70% Note 3) | 1.8V≤VDD≤5.5V<br>85∼+105°C | | | -60.0 | mA | | | | Per pin for P121 $\sim$ P124 | 1.8V≤VDD≤5.5V | | | -2.5 <sup>note2</sup> | mA | | | IOH2 | Total of P121 ∼ P124<br>(When duty ≤ 70% Note 3) | 1.8V≤VDD≤5.5V | | | -10 | mA | #### Note: - 1. Value of current at which the device operation is guaranteed even if the current flows from the VDD pins to an output pin. - 2. Do not exceed the total current value. - Specification under conditions where the duty factor ≤ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Items | Symbol | Conditions | | MIN | TYP | MAX | Unit | |-----------|---------------------------|--------------------------------------------------------------------|----------------------------|-----|-----|----------|--------| | | | Per pin for P00~P01、P10~P17、 | 1.8V≤VDD≤5.5V | | | 35 note2 | 9 | | | | P20~P27、P30~P31、P40~P41、 | –40∼+85°C | | | 33 | | | | | P50~P51、P60~P63、P70~P75、<br>P120、P130、P136、P137、P140、<br>P146、P147 | 1.8V≤VDD≤5.5V<br>85∼+105°C | | | 20 note2 | mA | | | | | 4.0V≪VDD≪5.5V | | | 100 | | | | Total of P00∼P01、P20∼P27、 | –40∼+85°C | | | 100 | mA | | | | | P40~P41、P120、P130、P136、 | 4.0V≤VDD≤5.5V | | | 70 | IIIA | | | | P137、P140 | 85∼+105°C | | | 70 | | | | | (When duty ≤ 70% Note 3) | 2.4V≤VDD<4.0V | | | 30 | mA | | Out to ut | IOH1 | | 1.8V≤VDD<2.4V | | | 15 | mA | | Output | | | 4.0V≤VDD≤5.5V | | | 120 | | | current, | | Per pin for P10~P17、P30~P31、 | –40∼+85°C | | | 120 | mA | | IOW | | P50~P51、P60~P63、P70~P75、 | 4.0V≤VDD≤5.5V | | | 80 | ША | | | | P146、P147 | 85∼+105°C | | | 00 | 2 | | | | (When duty ≤ 70% Note 3) | 2.4V≤VDD<4.0V | | | 40 | mA | | | | | 1.8V≤VDD<2.4V | | | 20 | mA | | | | | 1.8V≤VDD≤5.5V | | | 150 | mA | | | | Total | –40∼+85°C | | | 100 | | | | | (When duty ≤ 70% Note 3) | 1.8V≤VDD≤5.5V | | | 100 | mA | | | | | 85∼+105°C | | | 100 | 1117 ( | | | | Per pin for P121 $\sim$ P124 | 1.8V≤VDD≤5.5V | | | 10 note2 | mA | | | IOH2 | Total of P121 ∼ P124<br>(When duty ≤ 70% Note 3) | 1.8V≤VDD≤5.5V | | | 40 | mA | #### Note: - Value of current at which the device operation is guaranteed even if the current flows from an output pin to the VSS pins. - 2. Do not exceed the total current value. - 3. Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(IOL \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and IOL = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Items | Symbol | Conditions | | MIN | TYP | MAX | Unit | |-----------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|-----|--------|------| | Power input voltage | VDD<br>EVDD | | | 1.8 | | 5.5 | V | | Power supply ground input voltage | VSS<br>EVSS | | | -0.3 | | | V | | Input<br>voltage,<br>high | VIH1 | P00~P01、P10~P17、P20~P27、<br>P30~P31、P40~P41、P50~P51、<br>P62~P63、P70~P75、P120~P124、<br>EXCLK、EXCLKS、RESETB、P130、<br>P136、P137、P140、P146、P147 | Schmitt<br>input | 0.8VDD | | VDD | V | | | VIH2 | P60~P61 | | 0.7VDD | | 6.0 | | | Input<br>voltage,<br>low | VIL1 | P00~P01、P10~P17、P20~P27、P30~P31、P40~P41、P50~P51、P62~P63、P70~P75、P120~P124、EXCLK、EXCLKS、RESETB、P130、P136、P137、P140、P146、P147 | Schmitt<br>input | 0 | | 0.2VDD | V | | | VIL2 | P60∼P61 | | 0 | | 0.3VDD | V | Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA=–40 $\sim$ +105°C, 1.8V $\leq$ EVDD=VDD $\leq$ 5.5V, VSS=Evss=0V) | Items | Symbol | Condition | าร | MIN | TYP | MAX | Unit | |---------------|--------|----------------------|-----------------------------|----------|-----|-----|------| | | | | 4.0V≤VDD≤5.5V、 | VDD-1.5 | | | V | | | | P00~P01、P10~P17、 | IOH1=-12.0mA | 1.0 | | | , v | | | | P20~P27、P30~P31、 | 4.0V≤VDD≤5.5V、 | VDD-0.7 | | | V | | | VOH1 | P40~P41、P50~P51、 | IOH1=-6.0mA | VDD 0.1 | | | v | | | 10111 | P62~P63、 P70~P75、 | 2.4V≤VDD≤5.5V、 | VDD-0.6 | | | V | | | | P120、P130、P136、P137、 | IOH1=-3.0mA | VDD-0.0 | | | v | | Output | | P140、P146、P147 | 1.8V≤VDD≤5.5V、<br>IOH1=–2mA | VDD-0.5 | | | V | | voltage, high | | | 4.0V≤VDD≤5.5V、 | | | | | | | | | IOH2=-2.5mA | VDD-1.5 | | | V | | | | | 4.0V≤VDD≤5.5V、 | | | | | | | | | IOH2=-1.5mA | VDD-0.7 | | | V | | | VOH2 | P121~P124 | 2.4V≤VDD≤5.5V、 | \/DD 0.0 | | | ., | | | | | IOH2=-0.5mA | VDD-0.6 | | | V | | | | | 1.8V≤VDD≤5.5V、 | \/DD 0.5 | | | ., | | | | | IOH2=-0.4mA | VDD-0.5 | | | V | | | | | 4.0V≤VDD≤5.5V、 | | | 1.2 | V | | | | P00~P01、P10~P17、 | IOL1=35.0mA | | | 1.2 | v | | | | P20~P27、P30~P31、 | 4.0V≤VDD≤5.5V、 | | | 0.7 | V | | | VOL1 | P40~P41、P50~P51、 | IOL1=20.0mA | | | 0.7 | v | | | VOLI | P60~P63、 P70~P75、 | 2.4V≤VDD≤5.5V、 | | | 0.4 | V | | | | P120、P130、P136、P137、 | IOL1=9.0mA | | 2 | 0.4 | v | | | | P140、P146、P147 | 1.8V≤VDD≤5.5V、 | | | 0.4 | V | | Output | | | IOL1=6.0mA | | | 0.4 | v | | voltage, low | | | 4.0V≤VDD≤5.5V、 | | | 1.2 | V | | | | | IOL2=10.0mA | | | 1.2 | v | | | | | 4.0V≤VDD≤5.5V、 | | | 0.7 | V | | | VOL2 | <br> P121~P124 | IOL2=6.0mA | | 0. | 0.7 | v | | | *** | 1 1 | 2.4V≤VDD≤5.5V、 | | | 0.4 | V | | | | | IOL2=2.5mA | | | 0.4 | v | | | | | 1.8V≤VDD≤5.5V、 | | | 0.4 | V | | | | | IOL2=1.5mA | | | 0.4 | v | Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Items | Symbol | Conditions | | MIN | TYP | MAX | Unit | |-------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | | ILIH1 | P00~P01、P10~P17、P20~<br>P27、P30~P31、P40~P41、<br>P50~P51、P60~P63、P70~<br>P75、P120、P130、P136、 | VI=VDD | | | 1 | μА | | | | P137、P140、P146、P147 | | | | | | | Input leakage | ILIH2 | RESETB | VI=VDD | | | 1 | μΑ | | current, high | ILIH3 | P121~P124 (X1、X2、<br>EXCLK、XT1、XT2、 | VI=VDD, In input<br>port or external<br>clock input | | | 1 | μА | | | ILIHS | EXCLKS) | VI=VDD, In resonator connection | | | 10 | μА | | | ILIL1 | P00~P01、P10~P17、P20~<br>P27、P30~P31、P40~P41、<br>P50~P51、P60~P63、P70~<br>P75、P120、P130、P136、<br>P137、P140、P146、P147 | VI=VSS | | | -1 | μA | | Input leakage | ILIL2 | RESETB | VI=VSS | | | -1 | μΑ | | current, low | ILIL3 | P121~P124 (X1、X2、 | VI=VSS, In input<br>port or external<br>clock input | | | -1 | μА | | | ILILS | EXCLK、XT1、XT2、 EXCLKS) | VI=VSS, In resonator connection | | | -10 | μА | | On-chip pull-up resistance | RU | P00~P01、P10~P17、P20~<br>P27、P30~P31、P40~P41、<br>P50~P51、P62~P63、P70~<br>P75、P120、P130、P136、<br>P137、P140、P146、P147 | VI=VSS, In input<br>port | 10 | 30 | 100 | kΩ | | On-chip pull-<br>down<br>resistance | RD | P00~P01、P10~P17、P20~<br>P27、P30~P31、P50~P51、<br>P62~P63、P70~P75、<br>P120、P130、P136、P137、<br>P140、P146、P147 | VI=VDD, In input<br>port | 10 | 30 | 100 | kΩ | Remark: Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## **6.5.2 Supply Current Characteristics** (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------|------------------|----------------------------------|----------------------------------|-----------------------------------------|------------------------|------|------|------|------| | | | | High-speed | fHOCO=64MHz, fIH=6 | 4MHz note3 | | 2.4 | 6.9 | | | | | | on-chip<br>oscillator | fHOCO=32MHz, fIH=3 | 32MHz <sup>note3</sup> | | 1.6 | 4.6 | mA | | I <sub>DD1</sub> | | Operating | high-speed | f <sub>M</sub> X=20MHz <sup>note2</sup> | Square wave | | 1.0 | 3.1 | mA | | | mode | main clock | TIVIX—20IVII 12 | Resonator | | 1.0 | 3.1 | IIIA | | | | | high-speed | fSUB=32.768KHz note4 | Square wave | | 70 | 85 | uA | | | | | | SUB clock | 150B-32.700KHZ | Resonator | | 70 | 85 | uA | | | | Low-speed on-<br>chip oscillator | | fIL=15KHz Note8 | | | 70 | 85 | uA | | Supply | | | High-speed on- | fHOCO=64MHz, fIH=6 | 64MHz note3 | | 1.8 | 4.0 | | | current Note 1 | | | chip oscillator | fHOCO=32MHz, fIH=32MHz note3 | | | 1.2 | 2.6 | mA | | | | | high-speed | note? | Square wave | | 0.7 | 1.8 | | | | I <sub>DD2</sub> | Sleep | main clock | f <sub>M</sub> x=20MHz <sup>note2</sup> | Resonator | | 0.7 | 1.8 | mA | | | | mode | high-speed | s and Table 1 notes | Square wave | | 0.7 | 12.5 | | | | | | SUB clock | fSUB=32.768KHz note5 | Resonator | | 0.7 | 12.5 | uA | | | | | Low-speed on-<br>chip oscillator | fIL=15KHz Note8 | | | 0.9 | 13 | | | | Inno D | Deep | TA=-40°C~+25 | °C VDD=3.0V | | | 0.45 | 1.0 | | | | DD3 | Sleep | | TA=-40°C~+85°C VDD=3.0V | | | 0.45 | 7.5 | uA | | | | note7 | TA=-40°C~+105 | <u>.C ∧⊓⊓=3:0∧</u> | | | 0.45 | 12.5 | | #### Note: - 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or VSS. The values of the TYP. column include the current of the CPU executing the multiplication instruction (IDD1), not including the peripheral operation current. The values below the MAX. column include the current of the CPU executing the multiplication instruction (IDD1) and the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. The current flowing into the RTC is included. - 6. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 7. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - 8. Regarding the value for current to operate the subsystem clock in DeepSleep mode, refer to that in Sleep mode. 9. When high-speed on-chip oscillator, high-speed system clock and subsystem clock are stopped. #### Remark: - 1. fHOCO: High-speed on-chip oscillator clock frequency. flH: High-speed on-chip oscillator system clock frequency. - 2. fSUB: Subsystem clock frequency (XT1/XT2 clock oscillation frequency). - 3. fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency). - 4. flL: Low-speed on-chip oscillator system clock frequency. - 5. Temperature condition of the TYP. value is TA = 25°C. (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|---------------------------|------------|---------------------------------------------------|------|------|------|------| | Low-speed on-chip oscillator operating current | IFIL <sup>note1</sup> | | | | 0.2 | | uA | | RTC operating current | IRTC <sup>note1,2,3</sup> | | | | 0.04 | | uA | | 15-bit interval timer operating current | IITnote1,2,4 | | | | 0.02 | | uA | | Watchdog timer operating current | IWDT <sup>note1,2,5</sup> | flL=15KHz | | | 0.22 | | uA | | A/Doperating current | IADCnote1,6 | ADC HSm | ADC HS mode@64MHz | | 2.2 | | mA | | | | ADC HSm | ode@4MHz | | 1.3 | | mA | | | | ADC LCm | ode @24MHz | | 1.1 | | mA | | | | ADC LCm | ode @4MHz | | 0.8 | | mA | | PGA operating current | | Per PGA ch | nannel | | 480 | 700 | uA | | CMD on oreting a current | ICMPnote1,9 | Per CMP | When the internal reference voltage is not in use | | 60 | 100 | uA | | CMP operating current | ICIVIF | channel | When the internal reference voltage is in use | | 80 | 140 | uA | | LVD operating current | ILVD <sup>note1,7</sup> | | | | 0.08 | | uA | #### Note: - 1. Current flowing to VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or Sleep mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 15-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 15-bit interval timer operates in operation mode or Sleep mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). - 6. Current flowing only to the A/D converter. The supply current of the microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the Sleep mode. - 7. Current flowing only to the LVD circuit. The supply current of the microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - 8. Current flowing only to the D/A converter. The supply current of the microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the Sleep mode. - 9. Current flowing only to the comparator circuit. The supply current of the microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation. #### Remark: - 1. flL: Low-speed on-chip oscillator clock frequency - 2. temperature condition of the TYP. value is TA = 25°C. ## 6.6 AC Characteristics (TA=–40∼+105°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Items | Symbol | Condi | tions | MIN | TYP | MAX | Unit | |-----------------------------------------------------------|-----------------|------------------------------------|---------------|-----------|------|------|------| | Instruction cycle (minimum | TOV | Main system clock (fMAIN)operation | 1.8V≤VDD≤5.5V | 0.015625 | | 1 | us | | instruction execution time) | TCY | Subsystem clock (fSUB) operation | 1.8V≤VDD≤5.5V | 28.5 | 30.5 | 31.3 | us | | External system | fEX | 1.8V≤VDD≤5.5V | | 1.0 | | 20.0 | MHz | | clock frequency | fEXS | 1.8V≤VDD≤5.5V | 1.8V≤VDD≤5.5V | | | 35.0 | KHz | | External system | tEXH, tEXL | 1.8V≤VDD≤5.5V | | 24 | | | ns | | clock input high-<br>level width,<br>low-level width | tEXHS,<br>tEXLS | 1.8V≤VDD≤5.5V | | 13.7 | | | us | | TI00 $\sim$ TI03, input high-level width, low-level width | tTIH, tTIL | 1.8V≤VDD≤5.5V | | 1/fMCK+10 | | | ns | | TO00 $\sim$ TO03, | | 4.0V≤VDD≤5.5V | | | | 16 | MHz | | TO10 $\sim$ T103, | fTO | 2.4V≤VDD<4.0V | | | | 8 | MHz | | output frequency | | 1.8V≤VDD<2.4V | | | | 4 | MHz | | CLKBUZ0, | | 4.0V≤VDD≤5.5V | | | | 16 | MHz | | CLKBUZ1 output | fPCL | 2.4V≤VDD<4.0V | | | | 8 | MHz | | frequency | | 1.8V≤VDD<2.4V | | | | 4 | MHz | | Interrupt input high-<br>level width, low-<br>level width | tINTH,<br>tINTL | INTP0 ~ INTP11 | 1.8V≤VDD≤5.5V | 1 | | | us | | Key interrupt input low-level width | tKR | KR0 ~ KR5 | 1.8V≤VDD≤5.5V | 250 | | | ns | | RESETB low-level width | tRSL | | | 10 | | | us | Remark: fMCK: timer4 operation clock frequency ## **6.7 Peripheral Functions Characteristics** ## 6.7.1 Serial Communication Interface #### 1) UART mode • (TA=-40~+85°C, 1.8V≤VDD≤5.5V, VSS= 0V) | Parameter | Conditions | | S | Unit | | |---------------|------------------|----------------------------------------------------------|-----|--------|------| | | | MIN | MAX | Offic | | | | | | | fMCK/6 | bps | | Transfer rate | 1.8V ≤VDD ≤ 5.5V | Theoretical value of the maximum transfer rate fMCK=fCLK | | 10.6 | Mbps | #### • (TA=+85~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Parameter | Conditions | | | Unit | | | |---------------|------------------|----------------------------------------------------------|-----|---------|-------|--| | Farameter | | Conditions | MIN | MAX | Offic | | | | | | | fMCK/12 | bps | | | Transfer rate | 1.8V ≤VDD ≤ 5.5V | Theoretical value of the maximum transfer rate fMCK=fCLK | | 5.3 | Mbps | | #### 2) 3-wire serial I/O(SSPI) (master mode, internal clock output) (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | | 0 | | 0 | <b>−</b> 40 ~ +8 | 5°C | +85 ~ +10 | 05°C | Linit | |---------------------------|---------------|--------------------|-------------------|------------------|-----|------------|------|-------| | Parameter | Symbol | ( | Conditions | | MAX | MIN | MAX | Unit | | | | | 4.0V ≤ VDD ≤ 5.5V | 31.25 | | 62.5 | | ns | | SCLKp | +I/CV/1 | tKCY1 ≥ | 2.7V ≤ VDD ≤ 5.5V | 41.67 | | 83.3 | | | | cycle time | tKCY1 | 2/fCLK | 2.4V ≤ VDD ≤ 5.5V | 65 | | 125 | | ns | | | | 5 | 1.8V ≤VDD ≤ 5.5V | 125 | | 250 | | ns | | 0011/2 | | 4.0V ≤ VDD | ≤ 5.5V | tKCY1/2-4 | | tKCY1/2-7 | | ns | | SCLKp | tKH1,<br>tKL1 | 2.7V ≤ VDD ≤ 5.5V | | tKCY1/2-5 | | tKCY1/2-10 | | ns | | high-/low-<br>level width | | 2.4V ≤ VDD ≤ 5.5V | | tKCY1/2-10 | | tKCY1/2-20 | | ns | | level width | | 1.8V ≤VDD ≤ 5.5V | | tKCY1/2-19 | | tKCY1/2-38 | | ns | | CDIn | | 4.0V ≤ VDD ≤ 5.5V | | 12 | | 23 | | ns | | SDIp | +CII/1 | 2.7V ≤ VDD ≤ 5.5V | | 17 | | 33 | | ns | | setup time<br>(to SCLKp↑) | tSIK1 | 2.4V ≤ VDD | 2.4V ≤ VDD ≤ 5.5V | | | 38 | | ns | | (IO SCENDI) | | 1.8V ≤VDD ≤ | ≤ 5.5V | 28 | | 55 | Į. | ns | | SDIp hold | | 23 | | | | | | | | time | tKSI1 | <br> 1.8V ≤VDD ≤ | < 5 5\/ | 5 | | 10 | | 20 | | (from | INSII | 1.0V \(\text{DU}\) | ≥ 0.0 v | 5 | | | | ns | | CLKp↑) | | s | | | 8 | | es : | | | SCLKp↓→S<br>DOp Delay<br>time | tKSO1 | 1.8V ≤VDD ≤ 5.5V<br>C = 20pF <sup>Note1</sup> | 5 | 10 | ns | |-------------------------------|-------|-----------------------------------------------|---|----|----| | time | | · | | | | Note 1. C is the load capacitance of the SCLKp and SDOp output lines. Caution: Select the normal input buffer for the SDIp pin and the normal output mode for the SDOp pin and SCLKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### 3) 3-wire serial I/O(SSPI)(slave mode, external clock input) (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Danamatan | Cumple of | 0.00 | dition o | <b>−40</b> ~ - | +85°C | +85 ~ +1 | 105°C | Llmit | |------------------------------------------|--------------------|-------------------------|------------------|----------------|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------| | Parameter | Symbol | Con | ditions | MIN | MAX | MIN | 6/fMCK<br>2/fMCK<br>6/fMCK<br>2/fMCK<br>2/fMCK<br>MCK and<br>1000<br>MCK and<br>1500<br>CY1/2–14<br>CY1/2–16<br>CY1/2–36<br>MCK+40<br>MCK+60 | Unit | | | | 4.0V ≤ VDD ≤ | 20MHz < fMCK | 8/fMCK | | 16/fMCK | | ns | | | | 5.5V | fMCK ≤20MHz | 6/fMCK | | 12/fMCK | | ns | | | | 2.7V ≤ VDD ≤ | 16MHz < fMCK | 8/fMCK | | 16/fMCK | | ns | | SCLKp | tKCY2 | 5.5V | fMCK ≤16MHz | 6/fMCK | | 12/fMCK | | ns | | cycle time | INCIZ | 2.4V ≤ VDD ≤ 5.5V | | 6/fMCK | | 12/fMCK and | | ns | | | | | | and 500 | | 1000 | 8 | 115 | | | | 1.8V ≤VDD ≤ 5.5V | | 6/fMCK | | 12/fMCK and | | ns | | | | | | and 750 | | 1500 | | 113 | | SCLKp high-/low- level width tKH2, tKL2 | | 4.0V ≤ VDD ≤ 5.5V | | tKCY1/2-7 | | tKCY1/2-14 | | ns | | | tKH2, | 2.7V ≤ VDD ≤ 5.5V | | tKCY1/2-8 | | tKCY1/2-16 | | ns | | | tKL2 | 1 0 \ / < \ / D D < \ / | 1.8V ≤VDD ≤ 5.5V | | | tVCV1/2 26 | | no | | | 1.00 < 0.00 = 0.00 | | 18 | | INC11/2-30 | | ns | | | SDIp setup | | 2.7V ≤ VDD ≤ 5. | 5V | 1/fMCK+20 | | 1/fMCK+40 | | ns | | time | tSIK2 | 1.8V ≤VDD ≤ 5 | 5.5\/ | 1/fMCK+30 | | 1/fMCK+60 | | ns | | (to SCLKp↑) | | 1.00 < 000 3 3 | ).5 V | 1/IIVICIT 130 | | 1/IIVICK 100 | | 113 | | SDIp hold | | | | | | | | | | time | tKSI2 | <br> 1.8V ≤VDD≤5 | 5.5V | 1/fMCK+31 | | 1/fMCK+62 | | ns | | (from | 111012 | | | I/MVOIC+O1 | | 1711110111102 | | 110 | | SCLKp↑) | | | | | | | | | | | | 2.7V ≤ VDD ≤ 5 | .5V | | 2/fMCK | | 2/fMCK | ns | | SCLKp↓→S | | C=30pF note1 | | | +44 | +66 | | 115 | | DOp | tKSO2 | 2.4V ≤ VDD ≤ 5 | 5V | | 2/fMCK | | 2/fMCK | ns | | Delay time | | C=30pF note1 | | | +75 | | +113 | | | | | 1.8V ≤VDD ≤ 5.5V | | | 2/fMCK | | 2/fMCK | ns | | | | C=30pF note1 | | | +100 | | +150 | 113 | Note 1. C is the load capacitance of the SCLKp and SDOp output lines. Caution: Select the normal input buffer for the SDIp pin and the normal output mode for the SDOp pin and SCLKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### 4) 4-wire serial I/O(SPI) (slave mode, external clock input) (TA=–40∼+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Donomotor | Cumphal | | Conditions | | 85°C | +85 ~ +10 | )5°C | Unit | | |------------------|---------|------------|------------------------------------------|-----------|------|--------------|------|------|--| | Parameter | Symbol | Conditions | | MIN | MAX | MIN | MAX | Unit | | | | | DAPmn=0 | 2.7V ≤ VDD ≤ 5.5V | 120 | | 240 | | ns | | | SSI00 setup time | | | 1.8V ≤VDD ≤ 5.5V | 200 | | 400 | | ns | | | | tSSIK | DAPmn=1 | 2.7V ≤ VDD ≤ 5.5V | 1/fMCK+12 | | 1/fMCK+240 | | no | | | | ISSIN | | | 0 | | 1/IIVICK+240 | | ns | | | | | | 1.8V ≤VDD ≤ 5.5V | 1/fMCK+20 | | 1/fMCK+400 | | ns | | | | | | | 0 | | 1/11VICK+400 | | IIS | | | | | | 2.7V ≤ VDD ≤ 5.5V | 1/fMCK+12 | | 1/fMCK+240 | | no | | | | | DAPmn=0 | 2.7 V \( \text{VDD} \( \text{S} \) 5.5 V | 0 | | 1/11VICK+240 | | ns | | | SSI00 hold | tKSSI | DAFIIII-0 | 1.8V ≤VDD ≤ 5.5V | 1/fMCK+20 | | 1/fMCK+400 | | ns | | | time | เหออเ | | 1.00 ≪ 000 ≤ 5.50 | 0 | | 1/11VICK+400 | | 115 | | | | | DAPmn=1 | 2.7V ≤ VDD ≤ 5.5V | 120 | | 240 | | ns | | | | | | 1.8V ≤VDD ≤ 5.5V | 200 | | 400 | | ns | | Caution: Select the normal input buffer for the SDIp pin and the normal output mode for the SDOp pin and SCLKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### 5) simplified I2C mode $(\mathsf{TA}\text{=-40}\sim\text{+105}^{\circ}\mathsf{C},\, 2.0\mathsf{V} \leqslant \mathsf{EVDD}\text{=VDD} \leqslant 5.5\mathsf{V},\, \mathsf{Vss}\text{=}\mathsf{EVSS}\text{=}\mathsf{0V})$ | Barranta | 0 | 0 1111 | <b>−40</b> ~ | +85°C | +85 ~ + | -105°C | | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------|-----------------------|----------------------------------|----------------------|------| | Parameter | Symbol | Conditions | MIN | MAX | MIN | MAX | Unit | | | fSCL | $2.7V \le EVDD \le 5.5V$<br>Cb = 50 pF, Rb = 2.7<br>k $\Omega$ | | 1000 <sup>note1</sup> | | 400 <sup>note1</sup> | KHz | | SCLr<br>clock frequency | | 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ | | 400 <sup>note1</sup> | | 100 <sup>note1</sup> | KHz | | | | 1.8V ≤EVDD ≤ 2.7V<br>Cb = 100 pF, Rb = 5 kΩ | | 300 <sup>note1</sup> | | 75 <sup>note1</sup> | KHz | | Light time | | $2.7V \le EVDD \le 5.5V$<br>Cb = 50 pF, Rb = 2.7<br>k $\Omega$ | 475 | | 1200 | | ns | | Hold time when SCLr = "L" | tLOW | 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ | 1150 | | 4600 | | ns | | | | 1.8V ≤EVDD ≤ 2.7V<br>Cb = 100 pF, Rb = 5 kΩ | 1550 | | 6500 | | ns | | Hold time | frequency Symbol Conditions MIN 2.7V ≤ EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ MIN 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 5 kΩ 2.7V ≤ EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ 475 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ 1150 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 5 kΩ 1550 2.7V ≤ EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ 475 sime<br>SCLr = 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ 1150 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ 1150 1.8V ≤EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ 16MCK+85<br>note2 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 3 kΩ 1/fMCK+85<br>note2 1.8V ≤EVDD ≤ 5.5V<br>Cb = 100 pF, Rb = 5 kΩ 1/fMCK+230<br>note2 1.8V ≤EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ 1/fMCK+230<br>note2 1.8V ≤EVDD ≤ 5.5V<br>Cb = 50 pF, Rb = 2.7<br>kΩ 1/fMCK+230<br>note2 | Cb = 50 pF, Rb = 2.7 | 475 | | 1200 | | ns | | when SCLr = "H" | | | 1150 | | 4600 | | ns | | | | | 6500 | | ns | | | | | | Cb = 50 pF, Rb = 2.7 | | | 1/fMCK+<br>220 <sup>note2</sup> | | ns | | (reception) | tSU:DAT | | | | 1/fMCK+<br>580 <sup>note2</sup> | | ns | | | | | | | 1/fMCK+<br>1200 <sup>note2</sup> | | ns | | | | Cb = 50 pF, Rb = 2.7 | | 305 | | 770 | ns | | Data hold time<br>(transmission) | tHD:DAT | | | 355 | | 1420 | ns | | when SCLr = "H" Data setup time (reception) | | | | 405 | | 2070 | ns | #### Note: - 1. The value must also be equal to or less than fMCK/4. - 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". #### 6.7.2 Serial Interface IICA #### 1) I<sup>2</sup>C standard mode (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Parameter | Cymhol | Conditions | Sp | ес | Unit | |--------------------------------------|---------|--------------------------|-----|------|------| | Parameter | Symbol | Conditions | MIN | MAX | | | SCLA0 clock frequency | fSCL | Standard mode: fCLK≥1MHz | | 100 | KHz | | Setup time of restart condition | tSU:STA | | 4.7 | | us | | Hold time Note 1 | tHD:STA | | 4.0 | | us | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | us | | Hold time when SCLA0 = "H" | tHIGH | | 4.0 | | us | | Data setup time (reception) | tSU:DAT | | 250 | | ns | | Data hold time (transmission) Note 2 | tHD:DAT | | 0 | 3.45 | us | | Setup time of stop condition | tSU:STO | | 4.0 | | us | | Bus-free time | tBUF | | 4.7 | | us | #### Note: - 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of tHD: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. #### Remark: The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: Cb=400pF, Rb=2.7k $\Omega$ #### 2) I2C fast mode (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Parameter | Symbol | Conditions | Sp | ес | Unit | | |--------------------------------------|----------|------------------------|-----|-----|-------|--| | Farameter | Syllibol | Conditions | MIN | MAX | Offic | | | SCLA0 clock frequency | fSCL | Fast mode: fCLK≥3.5MHz | | 400 | KHz | | | Setup time of restart condition | tSU:STA | | 0.6 | | us | | | Hold time Note 1 | tHD:STA | | 0.6 | | us | | | Hold time when SCLA0 = "L" | tLOW | | 1.3 | | us | | | Hold time when SCLA0 = "H" | tHIGH | | 0.6 | | us | | | Data setup time (reception) | tSU:DAT | | 100 | | ns | | | Data hold time (transmission) Note 2 | tHD:DAT | | 0 | 0.9 | us | | | Setup time of stop condition | tSU:STO | | 0.6 | | us | | | Bus-free time | tBUF | | 1.3 | | us | | #### Note: - 1. The first clock pulse is generated after this period when the start/restart condition is detected. - The maximum value (MAX.) of tHD: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. #### Remark: The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode:Cb=320pF, Rb=1.1k $\Omega$ #### 3) I2C fast mode plus (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Doromotor | Cymphol | Conditions | Spe | ЭС | Unit | | |---------------------------------------|---------|----------------------------|------|------|-------|--| | Parameter | Symbol | Conditions | MIN | MAX | Offic | | | SCLA0 clock frequency | fSCL | Fast mode plus: fCLK≥10MHz | | 1000 | KHz | | | Setup time of restart condition | tSU:STA | | 0.26 | | us | | | Hold time Note 1 | tHD:STA | | 0.26 | | us | | | Hold time when SCLA0 = "L" | tLOW | | 0.5 | | us | | | Hold time when SCLA0 = "H" | tHIGH | | 0.26 | | us | | | Data setup time (reception) | tSU:DAT | | 50 | | ns | | | Data hold time (transmission) Note 2 | tHD:DAT | | 0 | 0.45 | us | | | Setup time of stop condition | tSU:STO | | 0.26 | | us | | | Bus-free time | tBUF | | 0.5 | | us | | #### Note: - 1. The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of tHD: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. #### Remark: The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode plus:Cb=120pF, Rb=1.1k $\Omega$ ## 6.8 Analog Characteristics ## 6.8.1 A/D Converter Characteristics #### Classification of A/D converter characteristics | Reference Voltage Input channel | Reference voltage(+)=AVREFP<br>Reference voltage(-)=AVREFM | Reference voltage(+)=VDD<br>Reference voltage(-)=VSS | |---------------------------------------|------------------------------------------------------------|------------------------------------------------------| | ANI0~ANI36 | | | | Internal reference voltageTemperature | Refer to 6.8.1 (1) | Refer to 6.8.1(2) | | sensor output voltage | | | When reference voltage (+)=AVREFP/ANI0, reference voltage (−)=AVREFM/ANI1 (TA=-40~+105°C, 1.8V≤AVREFP≤VDD≤5.5V, VSS=0V, reference voltage(+)=AVREFP, reference voltage(−)=AVREFM=0V) | Parameter | Symbol | Cond | itions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------|----------------------|-------------------|--------| | Resolution | RES | | | | 12 | | bit | | Overall error Note 1 | ET | 12-bit resolution | 1.8V ≤AVREFP ≤5.5V | | 3 | | LSB | | Zero-scale error Note 1 | EZS | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | | 0 | | LSB | | Full-scale error Note 1 | EFS | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | | 0 | | LSB | | Integral linearity error | EL | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | -1 | | 1 | LSB | | Differential linearity error Note 1 | ED | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | -1.5 | | 1.5 | LSB | | Conversion time Note3 | tCONV | 12-bit resolution Target pin:ANI2~ ANI36 | 1.8V≤VDD≤5.5V | 45 | | | 1/fadc | | | | 12-bit resolution Target pin:Internal reference voltage,and temperature sensor output voltage, PGAoutput voltage | 1.8V≤VDD≤5.5V | 72 | | | 1/fadc | | External input resistance | R <sub>AIN</sub> | R <sub>AIN</sub> < (Ts / (fad x Cadc | x In(2 <sup>12+2</sup> )) - R <sub>ADC</sub> ) | | 7.5 <sup>Note4</sup> | | kΩ | | Sampling switch resistance | R <sub>ADC</sub> | | | | | 1.5 | kΩ | | Sample and hold capacitance | C <sub>ADC</sub> | | | | 2 | | pF | | | | ANI2~ANI36 | | 0 | | AV <sub>REF</sub> | V | | Analog input voltage | VAIN | Internal reference voltage (1.8V≤VDD≤5.5V) | | VBGR Note2 | | | V | | | | Temperature sensor ou (1.8V≤VDD≤5.5V) | tput voltage | VTMPS <sup>Note2</sup> | | | V | #### Note: - 1) Excludes quantization error (±1/2 LSB). - 2) Refer to "6.8.2 Temperature sensor characteristics/internal reference voltage characteristic". - 3) Tmclk is the operating clock cycle of AD, and the maximum operating frequency is 48MHz. - 4) Guaranteed by design, mass production without testing. The typical value is the default sampling period TS = 13.5, and the conversion speed is the calculated value under the condition of fad = 64 MHz. - 2) When reference voltage (+) =VDD, reference voltage (–) =VSS (TA= $-40\sim +105$ °C, 1.8V $\leq$ EVDD= VDD $\leq$ 5.5V, VSS=EVSS=0V, reference voltage (+)=VDD, reference voltage (–)=VSS) | Parameter | Symbol | Condition | ons | MIN. | TYP. | MAX. | Unit | |----------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------|----------------------|-----------------|--------| | Resolution | RES | | | | 12 | | bit | | Overall error Note 1 | ET | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | | 6 | | LSB | | Zero-scale error Note 1 | EZS | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | | 0 | | LSB | | Full-scale error Note 1 | EFS | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | | 0 | | LSB | | Integral linearity error | EL | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | -2 | | 2 | LSB | | Differential linearity<br>error Note 1 | ED | 12-bit resolution | 1.8V ≤AVREFP≤5.5V | -3 | | 3 | LSB | | | | 12-bit resolution Target pin:ANI2~ANI36 | 1.8V≤VDD≤5.5V | 45 | | | 1/fadc | | Conversion time Note3 | tCONV | 12-bit resolution Target pin:Internal reference voltage,and temperature sensor output voltage, PGAoutput voltage | 1.8V≤VDD≤5.5V | 72 | | | 1/fadc | | External input resistance | R <sub>AIN</sub> | R <sub>AIN</sub> < (Ts / (fad x Cadc x In | (2 <sup>12+2</sup> )) - R <sub>ADC</sub> ) | | 7.5 <sup>Note4</sup> | | kΩ | | Sampling switch resistance | R <sub>ADC</sub> | | | | | 1.5 | kΩ | | Sample and hold capacitance | C <sub>ADC</sub> | | | | 2 | | рF | | | | ANI0~ANI36 | | 0 | | V <sub>DD</sub> | V | | Analog input voltage VAIN | | Internal reference voltage<br>(1.8V≤VDD≤5.5V) | | VBGR Note2 | | V | | | | | Temperature sensor output vo<br>(1.8V≤VDD≤5.5V) | Itage | V | TMPS Note2 | | V | #### Note: - 1) Excludes quantization error (±1/2 LSB). - 2) Refer to "6.8.2 Temperature sensor characteristics/internal reference voltage characteristic". - 3) Tmclk is the operating clock cycle of AD, and the maximum operating frequency is 64MHz. - 4) Guaranteed by design, mass production without testing. The typical value is the default sampling period TS = 13.5, and the conversion speed is the calculated value under the condition of fad = 64 MHz. # 6.8.2 Temperature Sensor Characteristics/Internal Reference Voltage Characteristic (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V) | Parameter | Symbol | Conditions | MIN | TYP | MAX | Unit | |-----------------------------------|---------|---------------------|-----------------------|------|-----------------------|----------| | Temperature sensor output voltage | VTMPS25 | ADS = 80H, TA=+25°C | | 1.09 | | <b>V</b> | | | | TA=-40 ~10°C | 1.25 <sup>Note1</sup> | 1.45 | 1.65 <sup>Note1</sup> | V | | Internal reference voltage | VBGR | TA=10 ~70°C | 1.38 <sup>Note1</sup> | 1.45 | 1.50 <sup>Note1</sup> | V | | | | TA=70 ~105°C | 1.30 <sup>Note1</sup> | 1.45 | 1.60 <sup>Note1</sup> | V | | Temperature coefficient | FVTMPS | | | -3.5 | | mV/°C | | Operation stabilization wait time | tAMP | | 5 | | | us | #### Note: 1. The low temperature specification value is guaranteed by the design, and the low temperature condition is not measured for mass production. ## 6.8.3 Comparator (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Parameter | Symbol | | Conditions | MIN | TYP | MAX | Unit | |----------------------|---------------------|-----------------|-------------------------------------|------------|----------|---------|------| | Input offset voltage | V <sub>IOCMP</sub> | | | | ±10 | ±40 | mV | | Input voltage range | Ivcmp | | | 0 | | VDD | V | | Internal reference | $\Delta^{V}_{IREF}$ | CmRVM regis | ter value : 7FH ~ 80H (m = 0, 1) | | | ±2 | LSB | | voltage deviation | Δ IREF | | Other than above | | | ±1 | LSB | | Response Time | tCR,tCF | Input amplitud | Input amplitude±100mV | | 70 | 150 | ns | | Operation | | | VDD= 3.3 ~ 5.5V | | | 1 | | | stabilization | tCMP | CMPn=0->1 | VDD= 1.8 ~ 3.3V | | | 3 | us | | Time Note 1 | | | VDD= 1.6 ~ 3.3V | | | 3 | | | Reference voltage | | | | | | | | | stabilization wait | tVR | CVRE=0->1 Note2 | | | | 20 | us | | time | | | | | | | | | Operation current | I <sub>CMPDD</sub> | Separately, it | is defined as the operation current | of periphe | eral fun | ctions. | | Note1: Time taken until the comparator satisfies the DC/AC characteristics after the comparator operation enable signal is switched (CMPnEN = $0 \rightarrow 1$ ). Note2: Enable comparator output (CnOE bit = 1; n = 0 to 1) after enabling operation of the internal reference voltage generator (by setting the CVREm bit to 1; m = 0 to 1) and waiting for the operation stabilization time to elapse. ## 6.8.4 **PGA** (TA=-40 $\sim$ +105 $^{\circ}$ C, 1.8V $\leq$ VDD $\leq$ 5.5V, Vss=0V) | Parameter | Symbol | Conditions | | MIN | TYP | MAX | Unit | |--------------------------------|-------------------------------------------------|----------------------------------------|--------------------------------------------------------|------------------|----------|------------------|------| | Input offset voltage | Viopga | | | | ±3 | ±10 | mV | | Input voltage range | V <sub>IPGA</sub> | | | 0 | | 0.9xVDD/<br>Gain | V | | Output voltage | V <sub>IOHPGA</sub> | | | 0.93xVDD | | | V | | range | Violpga | | | | | 0.07xVDD | V | | | | x4 | | | | ±1 | % | | | | x8 | | | | ±1 | % | | | | x10 | | | | ±1 | % | | Gain error | | x12 | | | | ±2 | % | | | | x14 | | | | ±2 | % | | | | x16 | | | | ±2 | % | | | | x32 | | | | ±3 | % | | | 90% of output | | 4.0 V ≤ VDD ≤ 5.5 V<br>(Other than x32) | 3.5 | | | | | | | 0.9VDD/gain. 10 to 90% of output | $4.0 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ (x32) | 3.0 | | | | | Olavvasta | | voltage amplitude | 2.0 V ≤ VDD ≤ 4.0V | 0.5 | | | | | Slew rate | SR <sub>FPGA</sub> to 0.9VDD/ga<br>90 to 10% of | Falling<br>Vin= 0.1VDD/gain | 4.0 V ≤ VDD ≤ 5.5 V<br>(Other than x32) | 3.5 | | | V/us | | | | to 0.9VDD/gain.<br>90 to 10% of output | 4.0 V ≤ VDD ≤ 5.5 V (x32) | 3.0 | | | | | | | voltage amplitude | 2.0 V ≤ VDD ≤ 4.0V | 0.5 | | | | | | | x4 | | | | 5 | us | | D ( | | х8 | | | | 5 | us | | Reference | | x10 | | | | 5 | us | | voltage | t <sub>PGA</sub> | x12 | | | | 10 | us | | stabilization wait time Note 1 | | x14 | | | | 10 | us | | unic | | x16 | | (6 | | 10 | us | | | | x32 | | | | 10 | us | | Operation current | I <sub>PGADD</sub> | Separately, it is defin | ed as the operation currer | nt of peripheral | function | ns. | | Note1. Time required until a state is entered where the DC and AC specifications of the PGA are satisfied after the PGA operation has been enabled (PGAEN = 1). ## 6.8.5 POR Circuit Characteristics (TA=-40~+105°C, VSS=0V) | Parameter | Symbol | Conditions | MIN | TYP | MAX | Unit | |---------------------------------|--------|----------------------------------|------|------|------|------| | Power on/down reset VPOR Voltag | | Voltage threshold on VDD rising | | 1.50 | 1.75 | V | | threshold | VPDR | Voltage threshold on VDD falling | 1.37 | 1.45 | | V | | Minimum pulse width Note 1 | TPW | | 300 | | | us | Note1. Minimum time required for a POR reset when VDD exceeds below VPDR. This is also the minimum time required for a POR reset from when VDD exceeds below 0.7 V to when VDD exceeds VPOR while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). ## 6.8.6 LVD Circuit Characteristics 1) Reset Mode and Interrupt Mode (TA=-40~+105°C, VPDR≤VDD≤5.5V, VSS=0V) | Parameter | Symbol | Conditions | MIN | TYP | MAX | Unit | |----------------------|----------|--------------|------|------|-----------|---------------------------------------| | | VLVD0 | Rising edge | | 4.06 | 4.14 | V | | | VLVDU | Falling edge | 3.78 | 3.98 | | V V V V V V | | | \/I.\/D4 | Rising edge | | 3.75 | | V | | | VLVD1 | Falling edge | | 3.67 | | V | | | \/I.\/D2 | Rising edge | | 3.13 | | V | | | VLVD2 | Falling edge | | 3.06 | | V | | | \/I\/\D2 | Rising edge | | 3.02 | | V | | | VLVD3 | Falling edge | | 2.96 | | 14 | | | VLVD4 | Rising edge | | 2.92 | | V | | | VLVD4 | Falling edge | | 2.86 | | V | | | VIVDE | Rising edge | | 2.81 | | V | | Voltage detection | VLVD5 | Falling edge | | 2.75 | V | | | threshold | VLVD6 | Rising edge | | 2.71 | | V | | | VLVD6 | Falling edge | | 2.65 | | V | | | VLVD7 | Rising edge | | 2.61 | | V | | | VLVD/ | Falling edge | | 2.55 | | V | | | VLVD8 | Rising edge | | 2.50 | | V | | | VLVD6 | Falling edge | | 2.45 | | V | | | \/I\//D0 | Rising edge | | 2.09 | | V | | | VLVD9 | Falling edge | | 2.04 | | V V V V V V V V V V V V V V V V V V V | | | VLVD10 | Rising edge | | 1.98 | | V | | | VLVDIO | Falling edge | | 1.94 | V V V V V | | | | VLVD11 | Rising edge | | 1.88 | 1.91 | V | | | VLVDII | Falling edge | 1.80 | 1.84 | | V | | Minimum pulse width | tLW | | 300 | | | us | | Detection delay time | | | | | 300 | us | ## 2) Interrupt & Reset Mode $(TA=-40\sim+105^{\circ}C, VPDR \leq VDD \leq 5.5V, VSS=0V)$ | Parameter | Symbol | | Con | ditions | MIN | TYP | MAX | Unit | |----------------------|-------------|-------|-------------------|-------------------------------|------|------|------|------| | | VLVDA0 | VPOC: | 2, VPOC1, VPOC0=0 | ), 0, 0,falling reset voltage | 1.60 | 1.63 | | V | | | \/L\/\D\A | | 11/104 11/100 4 0 | Rising release reset voltage | | 1.77 | 1.81 | V | | VLVDAT | VLVDA1 | | LVIS1, LVIS0=1, 0 | Falling interrupt voltage | 1.70 | 1.73 | | V | | | VLVDA2 | | 11/104 11/100-0 4 | Rising release reset voltage | | 1.88 | | V | | | - 275/12 | | LVIS1, LVIS0=0, 1 | Falling interrupt voltage | | 1.84 | | V | | | VLVDA3 | | LVIS1, LVIS0=0, 0 | Rising release reset voltage | | 2.92 | | V | | | | | LVI31, LVI30-0, 0 | Falling interrupt voltage | | 2.86 | | V | | | VLVDB0 | VPOC: | 2, VPOC1, VPOC0=0 | ), 0, 1,falling reset voltage | | 1.84 | | V | | | VLVDB1 | | LVIS1, LVIS0=1, 0 | Rising release reset voltage | | 1.98 | | V | | | VLVDBI | | LVIS1, LVISU-1, U | Falling interrupt voltage | | 1.94 | | V | | | VLVDB2 | | LVIS1, LVIS0=0, 1 | Rising release reset voltage | | 2.09 | | V | | | | | LV101, LV100-0, 1 | Falling interrupt voltage | | 2.04 | | V | | \ | VLVDB3 | | LVIS1, LVIS0=0, 0 | Rising release reset voltage | | 3.13 | | V | | Voltage<br>detection | | | LV101, LV100-0, 0 | Falling interrupt voltage | | 3.06 | | V | | threshold | VLVDC0 | VPOC | 2, VPOC1, VPOC0=0 | 0, 1, 0,falling reset voltage | | 2.45 | | V | | in conoid | VLVDC1 | | LVIS1, LVIS0=1, 0 | Rising release reset voltage | | 2.61 | | V | | | VLVDC1 | | LV101, LV100-1, 0 | Falling interrupt voltage | | 2.55 | | V | | | VLVDC2 | | LVIS1, LVIS0=0, 1 | Rising release reset voltage | | 2.71 | | V | | | | | LV101, LV100-0, 1 | Falling interrupt voltage | | 2.65 | | V | | | VLVDC3 | | LVIS1, LVIS0=0, 0 | Rising release reset voltage | | 3.75 | | V | | | | | LV101, LV100-0, 0 | Falling interrupt voltage | | 3.67 | | V | | | VLVDD0 | VPOC: | 2, VPOC1, VPOC0=0 | ), 1, 1,falling reset voltage | | 2.75 | | V | | | VLVDD1 | | LVIS1, LVIS0=1, 0 | Rising release reset voltage | | 2.92 | | V | | | V L V D D I | | LVIS1, LVISU-1, U | Falling interrupt voltage | | 2.86 | | V | | | VLVDD2 | | LVIS1, LVIS0=0, 1 | Rising release reset voltage | | 3.02 | | V | | | | | LVIO1, LVIOU-U, I | Falling interrupt voltage | | 2.96 | | V | | | VLVDD3 | | LVIS1, LVIS0=0, 0 | Rising release reset voltage | | 4.06 | 4.14 | V | | | | | LVIG1, LVIG0-0, 0 | Falling interrupt voltage | 3.90 | 3.98 | | V | # 6.8.7 Reset Time and Power Supply Voltage Rising Slope Characteristics (TA=-40 $\sim$ +105 $^{\circ}$ C, VSS=0V) | Parameter | Symbol | Conditions | MIN | TYP | MAX | Unit | |-----------------------------------|--------------------|------------|-----|-----|-----|------| | Reset time | T <sub>RESET</sub> | | | 1 | | Ms | | Power supply voltage rising slope | SVDD | | | | 54 | V/ms | ## 6.9 Memory Characteristics ## 6.9.1 Flash Memory (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Symbol | Parameter | Conditions | MIN | MAX | Unit | |------------------|---------------------|-----------------------------|-----|-----|--------| | Tprog | Word Program(32bit) | Ta=–40∼+105°C | 24 | 30 | us | | <b>T</b> | Sector erase(512B) | Ta=–40∼+105°C | 4 | 5 | ms | | Terase | Chip erase | Ta=–40∼+105°C | 20 | 40 | ms | | N <sub>END</sub> | Endurance | Ta=–40∼+105°C | 100 | | kcycle | | t <sub>RET</sub> | Data retention | 100 kcycle(2) at Ta = 105°C | 20 | | Years | Note1: Data based on characterization results, not tested in production. Note2: Cycling performed over the whole temperature range. ## 6.9.2 RAM Memory (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V) | Symbol | Parameter | Conditions | MIN | MAX | Unit | |----------|------------------|---------------|-----|-----|------| | Vramhold | RAM Hold Voltage | Ta=–40∼+105°C | 8.0 | | V | ## **6.10 Electrical Sensitivity Characteristics** ## 6.10.1 Electrostatic Discharge (ESD) | Symbol | Parameter | Conditions | Class | |-------------|---------------------------------|---------------------------------------|-------| | VESD(HBM) | Electrostatic discharge voltage | TA = 125°C conforming to IECD22 A444 | | | VESD(HBIVI) | (human body model) | TA = +25°C, conforming to JESD22-A114 | 3A | Note: Data based on characterization results, not tested in production. ## 7 Package Drawings ## 7.1 LQFP32 (7x7mm, 0.8mm) | Cymbol | | Millimeter | | |--------|------|------------|------| | Symbol | Min | Nom | Max | | А | - | - | 1.60 | | A1 | 0.05 | - | 0.15 | | A2 | 1.35 | 1.40 | 1.45 | | A3 | 0.59 | 0.64 | 0.69 | | b | 0.33 | - | 0.41 | | b1 | 0.32 | 0.35 | 0.38 | | С | 0.13 | - | 0.17 | | c1 | 0.12 | 0.13 | 0.14 | | D | 8.80 | 9.00 | 9.20 | | D1 | 6.90 | 7.00 | 7.10 | | Е | 8.80 | 9.00 | 9.20 | | E1 | 6.90 | 7.00 | 7.10 | | eB | 8.10 | - | 8.25 | | е | | 0.80BSC | | | L | 0.45 | - | 0.75 | | L1 | | 1.00REF | | | θ | 0° | - | 7° | ## 7.2 QFN32 (5x5mm, 0.5mm) | Symbol | Millimeter | | | |--------|------------|------|------| | | Min | Nom | Max | | Α | 0.70 | 0.75 | 0.80 | | A1 | - | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | С | 0.18 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | | D2 | 3.40 | 3.50 | 3.60 | | е | 0.50BSC | | | | Ne | 3.50BSC | | | | E | 4.90 | 5.00 | 5.10 | | E2 | 3.40 | 3.50 | 3.60 | | L | 0.35 | 0.40 | 0.45 | | h | 0.30 | 0.35 | 0.40 | ## 7.3 QFN40 (5x5mm, 0.4mm) | Symbol - | Millimeter | | | |----------|------------|------|------| | | Min | Nom | Max | | А | 0.70 | 0.75 | 0.80 | | A1 | - | 0.02 | 0.05 | | b | 0.15 | 0.20 | 0.25 | | С | 0.18 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | | D2 | 3.30 | 3.40 | 3.50 | | е | 0.40BSC | | | | Nd | 3.60BSC | | | | E | 4.90 | 5.00 | 5.10 | | E2 | 3.30 | 3.40 | 3.50 | | Ne | 3.60BSC | | | | L | 0.35 | 0.40 | 0.45 | | K | 0.20 | - | - | | h | 0.30 | 0.35 | 0.40 | ## 7.4 LQFP48 (7x7mm, 0.5mm) | Symbol | Millimeter | | | | |--------|------------|---------|------|--| | | Min | Nom | Max | | | А | - | - | 1.60 | | | A1 | 0.05 | - | 0.15 | | | A2 | 1.35 | 1.40 | 1.45 | | | A3 | 0.59 | 0.64 | 0.69 | | | b | 0.18 | - | 0.26 | | | b1 | 0.17 | 0.20 | 0.23 | | | С | 0.13 | - | 0.17 | | | c1 | 0.12 | 0.13 | 0.14 | | | D | 8.80 | 9.00 | 9.20 | | | D1 | 6.90 | 7.00 | 7.10 | | | Е | 8.80 | 9.00 | 9.20 | | | E1 | 6.90 | 7.00 | 7.10 | | | еВ | 8.10 | - | 8.25 | | | е | | 0.50BSC | | | | L | 0.45 | - | 0.75 | | | L1 | | 1.00REF | | | | θ | 0° | - | 7° | | ## **8 Revision History** | Rev. | Date | Description | | |-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V1.00 | 2020.12.30 | First Version Issue | | | V1.40 | 2023.2.20 | <ol> <li>6.9, 6.10: Added subsections of 6.9, 6.10 characteristic descriptions.</li> <li>6.4.2, 6.8.2: Added notes on parameters for low temperature condition</li> <li>1.2, 1.3, 7.1: Added product descriptions for QFN32 package.</li> <li>4.1, 4.3: Added port type descriptions.</li> <li>6.8: Modified some specification values for analogue characteristics.</li> <li>Full text: Uniformed the format.</li> </ol> | |